

**Delft University of Technology** 

## Optimal Design of 100–2000 V 4H–SiC Power MOSFETs using Multi-objective Particle Swarm Optimization Algorithms

Luo, Runding; Sun, Botao; Hou, Xinlan; Shi, Wenhua; Zhang, Guoqi; Fan, Jiajie

DOI 10.1109/LED.2024.3382004

**Publication date** 2024 **Document Version** Final published version

Published in **IEEE Electron Device Letters** 

**Citation (APA)** Luo, R., Sun, B., Hou, X., Shi, W., Zhang, G., & Fan, J. (2024). Optimal Design of 100–2000 V 4H–SiC Power MOSFETs using Multi-objective Particle Swarm Optimization Algorithms. *IEEE Electron Device Letters*, *45*(5), 786-788. https://doi.org/10.1109/LED.2024.3382004

### Important note

To cite this publication, please use the final published version (if applicable). Please check the document version above.

Copyright Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

### Takedown policy

Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim.

# Green Open Access added to TU Delft Institutional Repository

# 'You share, we take care!' - Taverne project

https://www.openaccess.nl/en/you-share-we-take-care

Otherwise as indicated in the copyright section: the publisher is the copyright holder of this work and the author uses the Dutch legislation to make this work public.



# Optimal Design of 100–2000 V 4H–SiC Power MOSFETs Using Multi-Objective Particle Swarm Optimization Algorithms

Runding Luo<sup>®</sup>, Botao Sun<sup>®</sup>, Xinlan Hou, Wenhua Shi, Guoqi Zhang<sup>®</sup>, *Fellow, IEEE*, and Jiajie Fan<sup>®</sup>, *Senior Member, IEEE* 

Abstract—This work employed the particle swarm optimization (PSO) algorithm to assess the trade-off between breakdown voltage (BV) and on-state resistance (R<sub>DS.on</sub>) in 4H-SiC metal oxide semiconductor field effect transistors (MOSFET) for power devices. In this work, the numerical model obtained after analyzing the resistance composition is utilized as the objective function in PSO to determine characteristic parameters in double-diffused metal oxide semiconductor field effect transistors (DMOS-FET). These equations are input for the PSO algorithm. The derived characteristic parameters include the drift region doping concentration and thickness, cell size, channel length, JFET region length, JFET region thickness, and doping concentration. To adhere to common application constraints, this work optimizes these characteristic parameters to minimize the R<sub>DS.on</sub> under typical BV ranging from 100 to 2000 V. The  $R_{DS,on}$  for some typical applications was extracted and validated through TCAD simulations to ensure algorithm accuracy. The reported results confirm that PSO yields superior outcomes and may be considered when designing devices. This work offers helpful insights into the design of characteristic parameters for 4H-SiC power DMOSFET devices and evaluates the feasibility of using PSO to optimize the characteristic parameters of power devices.

Index Terms—SiC, MOSFETs, multi-objective optimization, particle swarm optimization.

Manuscript received 17 December 2023; revised 9 March 2024; accepted 20 March 2024. Date of publication 26 March 2024; date of current version 26 April 2024. This work was supported in part by the National Natural Science Foundation of China under Grant 52275559, in part by Shanghai Pujiang Program under Grant 2021PJD002, and in part by Shanghai Science and Technology Development Funds under Grant 19DZ2253400. The review of this letter was arranged by Editor H. Gossner. (*Corresponding author: Jiajie Fan.*)

Runding Luo, Xinlan Hou, and Wenhua Shi are with the Institute of Future Lighting, Academy for Engineering and Technology, Shanghai Engineering Technology Research Center of SiC Power Device, Fudan University, Shanghai 200433, China.

Botao Sun is with the Research Institute of Fudan University in Ningbo, Ningbo 315336, China.

Guoqi Zhang is with the Department of Microelectronics Engineering, Delft University of Technology, 2628 CD Delft, The Netherlands.

Jiajie Fan is with the Institute of Future Lighting, Academy for Engineering and Technology, Shanghai Engineering Technology Research Center of SiC Power Device, Fudan University, Shanghai 200433, China, and also with the Research Institute of Fudan University in Ningbo, Ningbo 315336, China (e-mail: jiajie\_fan@fudan.edu.cn).

Color versions of one or more figures in this letter are available at https://doi.org/10.1109/LED.2024.3382004.

Digital Object Identifier 10.1109/LED.2024.3382004

I. INTRODUCTION

**B** ECAUSE of its excellent physical properties, such as wide bandgap, high breakdown field, high thermal conductivity, and high saturated carrier drift velocity, 4H–SiC is an attractive material for high-power and high-temperature electronic devices [1], [2], [3], [4]. 4H–SiC MOSFETs play crucial roles in many power applications such as automotive controllers [5], on-board chargers [6], DC-to-DC converters [7], and photovoltaic inverters [8]. However, balancing the breakdown voltage and on-resistance remains a challenge when optimizing the key parameters of SiC MOSFETs [9].

Algorithm-based design optimization is used in device design. Although studies have reported the trade-off of middling electrical characteristics in 4H-SiC MOSFETs, these studies are typically limited to combining optimization objectives into a single weighted objective [10], [11], [12]. In contrast to conventional approaches, multi-objective optimization (MOO) excels at thoroughly exploring solutions to identify optimal solutions and providing a set of Pareto fronts [13]. In the context of power MOSFETs, the trade-off between breakdown voltage and on-state resistance necessitates the determination of a solution that minimizes on-state resistance without compromising the breakdown voltage. In this study, we used PSO to investigate the optimization design of 4H-SiC vertical MOSFETs, reduce the complexity and computation time of MOSFET structure design, and minimize the equivalent on-state resistance of devices within the range of 100-2000 V.

### II. MOSFET STRUCTURE AND THEORETICAL BASIS FOR PSO

### A. Resistance Composition for Numerical Models

To achieve accurate and efficient trade-offs among various electrical characteristics in MOSFETs using PSO, a detailed analysis of the numerical relationship between these electrical characteristics and the characteristic parameters was performed, as shown in Fig. 1(a) In this case, the channel resistance  $R_{Ch}$  can be expressed as follows:

$$R_{ch} = L_{ch} L_{cell} / 2\mu_{ch} C_{ox} \left( V_G - V_{th} \right) \tag{1}$$

where  $L_{ch}$  is the channel length;  $L_{cell}$  is the cell length;  $\mu_{ch} = 20cm^2/V \cdot s$  is the carrier mobility in the channel;  $V_G$  is the

0741-3106 © 2024 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information.

786



Fig. 1. (a) Cross-section of a 4H–SiC NMOS single cell, and (b) flowchart of the PSO.

gate voltage;  $C_{ox}$  is the gate oxide capacitance, which can be denoted as  $\varepsilon_{ox}/t_{ox}$ , where  $t_{ox} = 40nm$  is the thickness of the gate oxide; and  $V_{th} = V_{FB} + 2q\phi_{FB} + 2\sqrt{qN_A\varepsilon_s\phi_{FB}}/C_{ox}$  is the threshold voltage. The on-state resistance of the accumulation layer, drift region, and JFET region can be calculated separately, as follows:

$$R_A = \alpha L_{JFET} L_{cell} / 4\mu_a C_{ox} \left( V_G - V_{th} \right) \tag{2}$$

$$R_{JFET} = \rho_{JFET} L_{JFET} L_{cell} / \theta \tag{3}$$

$$R_{Drift} = \beta \rho_{Drift} W_{Drift} L_{cell} / (L_{cell} - \theta) \ln \left( L_{cell} / \theta \right)$$
(4)

where  $\alpha = 0.6$  is the constant used to represent the losses incurred when current flows from the accumulation laver to the JFET region.  $L_{JFET}$  is the distance between the P base regions,  $\mu_a$  is the carrier mobility in the accumulation layer, and  $\rho_{JFET}$  is the resistivity of the JFET region.  $\theta$  is equal to  $L_G 2W_{JFET} 2W_0$ , where  $L_G =$  $2.0\mu m$  is the length of oxide,  $W_{JFET}$  is the thickness of the JFET region or the P base region, and  $W_0$  is the zero bias depletion width in the JFET region computed using  $\sqrt{2\varepsilon_{sic}N_{Pbase}V_{bi}}/qN_{JFET}(N_{JFET}+N_{Pbase})$ .  $V_{bi}$  can be calculated as  $\ln (N_{Pbase} N_{JFET} / n_i) kT / q$ . Here,  $\beta = 0.8$  is the constant used to represent the losses incurred when current flows from the JFET region to the drift region.  $n_i$  is the intrinsic carrier concentration, T is the temperature, which is set to room temperature (300 K), and q is the charge of an electron. The total on-state resistance can be expressed by simultaneously considering Equations (1) - (4).

Calculating the precise BV can be expressed as follows [10]:

$$BV = E_{pn}W_{drift} - qW_{Drift}^2 N_{Drift} / 2\varepsilon_{SiC}$$
(5)

where  $E_{pn}$  is the critical breakdown electric field,  $\varepsilon_{SiC}$  is the dielectric constant of 4H–SiC, and  $W_{Drift}$  is the thickness of the drift region.

PSO exhibits excellent convergence and optimization capabilities for multi-objective problems since it draws inspiration from the social behavior of bird flocks. Moreover, PSO provides a Pareto front consisting of multiple solutions, thereby allowing users to select the optimal solution based on their corresponding preferences. Fig. 1(b) shows a simplified PSO flowchart. In this study, the initial positions of particles



Fig. 2. (a) Pareto front distribution of  $R_{DS,on}(X)$  and  $BV_{DS}(X)$ , and (b) the relationship between the number of iterations and the Pareto front of  $R_{DS,on}(X)$  and  $BV_{DS}(X)$ .

correspond to the characteristic parameters of the device. We calculate the fitness and evaluate the termination criteria. Fitness is the quality of the solution set, while the termination criteria are typically based on fitness or the number of iterations. If the termination criteria are not satisfied, then particle velocities and positions are updated, and a new fitness is calculated. This process continues until the termination criteria are satisfied.

## III. OPTIMIZING THE CHARACTERISTIC PARAMETERS OF 4H–SIC MOSFET

In this section, optimization is based on the following design objective: to minimize  $R_{DS,on}$  and simultaneously maximize the breakdown voltage within the range of 100–2000 V.

Two optimization objectives, i.e.,  $R_{DS on}(X)$ and addressed  $BV_{DS}(X),$ are here, where  $X = W_{drift} N_{drift} L_{cell} L_{ch} W_{jfet} N_{jfet} L_{jfet}$ ] is а vector of device characteristic parameters. The symbol  $X_i$  is used to represent the i-th characteristic parameter in X. Because of the size relationships obtained from the numerical model,  $X_1$  should be greater than  $X_5$ ;  $X_3$  should be greater than  $X_7$ ; and  $X_7$  should be greater than  $X_4$ . Additionally, due to self-alignment process constraints,  $X_4 \ge 0.4$  and  $X_7 \geq 0.8 \ \mu \text{m}$ . To obtain the  $R_{DS,on}(X)$  of smaller-area cells,  $X_7 \leq 5.0 \ \mu$ m. After randomly initializing the initial particles in a particle swarm with a population size of 300, 200 iterations were performed. Fig. 2(a) illustrates the Pareto front distribution of the objective function problem.

In this Pareto, we focused on specific voltage categories by constraining the drift region. By restricting the drift region's thickness to 10  $\mu$ m, the breakdown voltage was limited to a maximum of approximately 2000 V, which resulted in an on-state resistance of 2.35 m $\Omega \times cm^2$ . To confirm that the algorithm converged to the global optimum, a plot illustrating the relationship between the number of iterations and the optimization objectives was generated, as shown in Fig. 2(b) reveals that convergence occurs within the first 100 generations. The optimization with two objectives, seven design variables, and four constraints requires approximately 10 minutes.

In the initial 10 iterations, the two objective functions, i.e.,  $R_{DS,on}(X)$  and  $BV_{DS}(X)$ , were randomly distributed in the solution space. As the number of iterations increased, most particles gradually started moving toward higher-quality solutions. To be suitable for 250 and 450 V AC converters, we extracted the solutions with  $BV_{DS}$  of 800 and 1700 V.



Fig. 3. (a) The difference between PSO and TCAD  $R_{DS,on}(X)$  at seven different  $BV_{DS}(X)$ ; (b) the distribution of threshold voltage and body diode conduction voltage for these seven devices.

 TABLE I

 CHARACTERISTIC SOLUTIONS FOR 800 AND 1700 V

| Configuration                                   | BV = 800 V      | BV = 1700 V      |
|-------------------------------------------------|-----------------|------------------|
| parameters                                      | $BV_{DS}$ 800 V | $BV_{DS}$ 1700 V |
| $W_{drift}$ /[µm]                               | 3.52            | 8.50             |
| $N_{drift} / [\times 10^{16} \mathrm{cm}^{-3}]$ | 1.99            | 1.22             |
| $L_{_{cell}}$ /[µm]                             | 5.00            | 5.00             |
| $L_{ch}$ /[µm]                                  | 0.40            | 0.40             |
| $W_{_{jfet}}$ /[µm]                             | 0.97            | 1.08             |
| $N_{jfet} / [	imes 10^{16}  { m cm}^{-3}]$      | 1.63            | 1.33             |
| $L_{_{jfet}}/[\mu \mathrm{m}]$                  | 0.83            | 0.80             |

The corresponding  $R_{DS,on}$  values of 1.16 and 1.91 m $\Omega \times \text{cm}^2$  are shown in Table I.

Additionally, we verified the accuracy of PSO through TCAD simulation. Fig. 3(a) illustrates the  $R_{DS,on}$  obtained from TCAD simulation and PSO. The device structure provided by PSO was simulated with a breakdown voltage range of 800-1700 V and a gradient of 150 V. The maximum error of  $R_{DS,on}$  was within 0.19 m $\Omega \times cm^2$ , which is about 8%. Lastly, the average error of  $R_{DS,on}$  was within 0.06 m $\Omega \times \text{cm}^2$ , which is about 3%. Compared with devices of the same type with similar BV and applications, the PSO used in this study yielded a lower on-state resistance [14]. Moreover, through TCAD simulations, we extracted the threshold voltage and conduction voltage of the body diode for these devices. The intended device had a threshold voltage of 2.500 V and a body diode conduction voltage drop of -2.800 V. The algorithm yielded solutions with an average threshold voltage of 2.771 V and an average body diode conduction voltage drop of -2.785 V. The solutions obtained from the algorithm closely match our objectives.

### **IV. CONCLUSION**

This work utilized numerical simulations and MOOs to determine the characteristic parameters of power devices within the breakdown voltage range of 100 to 2000 V. A PSO algorithm was employed to investigate the trade-off between breakdown voltage and  $R_{DS,on}$  in devices. We were able to determine the minimum on-state resistance corresponding to the breakdown voltage range. Additionally, the  $R_{DS,on}$  corresponding to typical application breakdown voltages of 800 and 1700 V were extracted (i.e., 1.16 and 1.91 m $\Omega \times cm^2$ ,

respectively). Moreover, we verified the accuracy of the algorithm through TCAD. The average error of  $R_{DS,on}$  was within 0.06 m $\Omega \times \text{cm}^2$  (~3%) and the maximum error of  $R_{DS,on}$  was within 0.19 m $\Omega \times \text{cm}^2$  (~8%). Finally, we verified the threshold voltage and the third-quadrant characteristics of the MOSFET through TCAD simulations, and we found excellent alignment between the solutions provided by the algorithm and the objectives. Thus, the proposed PSO-based MOO algorithm can be used in the optimal design of 4H–SiC power MOSFETs.

### REFERENCES

- [1] F. Roccaforte, P. Fiorenza, G. Greco, R. Lo Nigro, F. Giannazzo, F. Iucolano, and M. Saggio, "Emerging trends in wide band gap semiconductors (SiC and GaN) technology for power devices," *Microelectronic Eng.*, vols. 187–188, pp. 66–77, Feb. 2018, doi: 10.1016/j.mee.2017.11.021.
- [2] R. Khazaka, L. Mendizabal, D. Henry, and R. Hanna, "Survey of hightemperature reliability of power electronics packaging components," *IEEE Trans. Power Electron.*, vol. 30, no. 5, pp. 2456–2464, May 2015, doi: 10.1109/TPEL.2014.2357836.
- [3] K. Han, B. J. Baliga, and W. Sung, "A novel 1.2 kV 4H-SiC buffered-gate (BG) MOSFET: Analysis and experimental results," *IEEE Electron Device Lett.*, vol. 39, no. 2, pp. 248–251, Feb. 2018, doi: 10.1109/LED.2017.2785771.
- [4] W. Wondrak, E. Niemann, R. Held, R. Constapel, and G. Kroetz, "SiC devices for power and high-temperature applications," in *Proc. IEEE Int. Symp. Ind. Electron. (ISIE)*, Jul. 2002, pp. 153–156, doi: 10.1109/ISIE.1998.707767.
- [5] A. Emadi, A. Khaligh, C. H. Rivetta, and G. A. Williamson, "Constant power loads and negative impedance instability in automotive systems: Definition, modeling, stability, and control of power electronic converters and motor drives," *IEEE Trans. Veh. Technol.*, vol. 55, no. 4, pp. 1112–1125, Jul. 2006, doi: 10.1109/TVT.2006.877483.
- [6] Z. Liu, B. Li, F. C. Lee, and Q. Li, "High-efficiency high-density critical mode rectifier/inverter for WBG-device-based on-board charger," *IEEE Trans. Ind. Electron.*, vol. 64, no. 11, pp. 9114–9123, Nov. 2017, doi: 10.1109/TIE.2017.2716873.
- [7] R. Chattopadhyay, S. Gulur, V. Nair, S. Bhattacharya, and P. R. Ohodnicki, "Medium voltage DC bus enabled by series connection of SiC MOSFET based three port DC–DC converters," in *Proc. IEEE Energy Convers. Congr. Expo. (ECCE)*, Baltimore, MD, USA, Sep. 2019, pp. 6231–6238, doi: 10.1109/ECCE.2019.8911893.
- [8] J. J. Attukadavil, S. Anand, and B. G. Fernandes, "An adaptive DC voltage control for SiC based medium voltage photovoltaic inverter," in *Proc. IEEE Energy Convers. Congr. Expo. (ECCE)*, Detroit, MI, USA, Oct. 2022, pp. 1–7, doi: 10.1109/ECCE50734.2022.9947823.
- [9] J. W. Palmour, L. Cheng, V. Pala, E. V. Brunt, D. J. Lichtenwalner, G.-Y. Wang, J. Richmond, M. O'Loughlin, S. Ryu, S. T. Allen, A. A. Burk, and C. Scozzie, "Silicon carbide power MOSFETs: Breakthrough performance from 900 V up to 15 kV," in *Proc. IEEE 26th Int. Symp. Power Semiconductor Devices IC's (ISPSD)*, Waikoloa, HI, USA, Jun. 2014, pp. 79–82, doi: 10.1109/ISPSD.2014.6855980.
- [10] B. J. Baliga, Fundamentals of Power Semiconductor Devices. New York, NY, USA: Springer, 2008, pp. 171–175, doi: 10.1007/ 978-0-387-47314-7.
- [11] A. Bolotnikov, P. Losee, A. Permuy, G. Dunne, S. Kennerly, B. Rowden, J. Nasadoski, M. Harfman-Todorovic, R. Raju, F. Tao, P. Cioffi, F. J. Mueller, and L. Stevanovic, "Overview of 1.2 kV–2.2 kV SiC MOSFETs targeted for industrial power conversion applications," in *Proc. IEEE Appl. Power Electron. Conf. Expo. (APEC)*, Charlotte, NC, USA, Mar. 2015, pp. 2445–2452, doi: 10.1109/APEC.2015.7104691.
- [12] M. Bina, A. Philippou, M. Hauf, C. Sandow, and F.-J. Niedernostheide, "Automated vertical design co-optimization of a 1200 V IGBT and diode," in *Proc. Int. Conf. Simul. Semiconductor Processes Devices (SIS-PAD)*, Sep. 2016, pp. 185–188, doi: 10.1109/SISPAD.2016.7605178.
- [13] V. Belton, J. Branke, P. Eskelinen, S. Greco, J. Molina, F. Ruiz, and R. Słowiński, *Multiobjective Optimization*. Berlin, Germany: Springer, 2008, pp. 405–433, doi: 10.1007/978-3-540-88908-3\_15.
- [14] M. Bellini and L. Knoll, "Application of multiobjective optimizer algorithms to the design of SiC devices," in *Proc. Int. Conf. Simul. Semiconductor Processes Devices (SISPAD)*, Kamakura, Japan, Sep. 2017, pp. 45–48, doi: 10.23919/SISPAD.2017.8085260.