

# Ultra-Stretchable Interconnects for High-Density Stretchable Electronics

Shafqat, Salman; Hoefnagels, Johan P.M.; Savov, Angel; Joshi, Shivani; Dekker, Ronald; Geers, Marc G.D.

DOI 10.3390/mi8090277

Publication date 2017 Document Version Final published version

Published in Micromachines

#### Citation (APA)

Shafqat, S., Hoefnagels, J. P. M., Savov, A., Joshi, S., Dekker, R., & Geers, M. G. D. (2017). Ultra-Stretchable Interconnects for High-Density Stretchable Electronics. *Micromachines*, *8*(9), Article 277. https://doi.org/10.3390/mi8090277

#### Important note

To cite this publication, please use the final published version (if applicable). Please check the document version above.

Copyright

Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

Takedown policy

Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim.





# Article Ultra-Stretchable Interconnects for High-Density Stretchable Electronics

Salman Shafqat<sup>1,†</sup>, Johan P. M. Hoefnagels<sup>1,†,\*</sup>, Angel Savov<sup>2</sup>, Shivani Joshi<sup>2</sup>, Ronald Dekker<sup>2,3</sup> and Marc G. D. Geers<sup>1</sup>

- <sup>1</sup> Department of Mechanical Engineering, Eindhoven University of Technology, 5600 MB Eindhoven, The Netherlands; s.shafqat@tue.nl (S.S.); m.g.d.geers@tue.nl (M.G.D.G.)
- <sup>2</sup> Department of Microelectronics, Delft University of Technology, 2628 CD Delft, The Netherlands; angel.savov@philips.com (A.S.); shivani.joshi@philips.com (S.J.); ronald.dekker@philips.com (R.D.)
- <sup>3</sup> Philips Research, High Tech Campus 4, 5656 AE Eindhoven, The Netherlands
- \* Correspondence: j.p.m.hoefnagels@tue.nl; Tel.: +31-40-2475894
- + These authors should be regarded as joint first author.

Received: 10 July 2017; Accepted: 7 September 2017; Published: 13 September 2017

**Abstract:** The exciting field of stretchable electronics (SE) promises numerous novel applications, particularly in-body and medical diagnostics devices. However, future advanced SE miniature devices will require high-density, extremely stretchable interconnects with micron-scale footprints, which calls for proven standardized (complementary metal-oxide semiconductor (CMOS)-type) process recipes using bulk integrated circuit (IC) microfabrication tools and fine-pitch photolithography patterning. Here, we address this combined challenge of microfabrication with extreme stretchability for high-density SE devices by introducing CMOS-enabled, free-standing, miniaturized interconnect structures that fully exploit their 3D kinematic freedom through an interplay of buckling, torsion, and bending to maximize stretchability. Integration with standard CMOS-type batch processing is assured by utilizing the Flex-to-Rigid (F2R) post-processing technology to make the back-end-of-line interconnects. The performance and reproducibility of these free-standing structures is promising: an elastic stretch beyond 2000% and ultimate (plastic) stretch beyond 3000%, with <0.3% resistance change, and >10 million cycles at 1000% stretch with <1% resistance change. This generic technology provides a new route to exciting highly-stretchable miniature devices.

**Keywords:** stretchable electronics; ultra-stretchability; complementary metal-oxide semiconductor (CMOS) processing; miniaturized interconnects; mechanical size-effects

## 1. Introduction

The emerging field of stretchable electronics, especially with its recent advances in high stretchability, has opened a new arena of novel and exciting applications, particularly for medical devices [1–3]. Two main approaches for realizing stretchable electronics (SE) exist: intrinsically stretchable (organic) materials [4–6], and (inorganic) conductor materials made stretchable through inventive mechanisms that convert small strains into a larger global stretch [2,7–9]. In order to realize advanced high-density stretchable electronic miniature devices on a commercial scale, e.g., an inflatable catheter-tip ultrasound camera with variable-zoom functionality for minimally-invasive surgery (Figure 1a), challenges regarding (i) miniaturization; (ii) manufacturability; and (iii) high interconnect stretchability need to be addressed. High-density circuit integration of application-specific integrated circuit (ASIC) devices requires high-density stretchable wiring with width and thickness dimensions in the range of 1  $\mu$ m, and an overall footprint in the order of tens of micrometers. The required feature sizes are one to three orders of magnitude smaller than the (sub)millimeter-sized serpentines

and arches commonly proposed in the literature [2]. This constitutes a real challenge for mesoscopic fabrication procedures such as screen printing and transfer printing, which are frequently used for fabricating large-scale stretchable electronics [2,10–13], while advancements in this area are being made [14]. Conversely, the submicron-sized features are naturally achieved when using the standard fine-pitch photolithography-based IC techniques that are routinely used for the ASIC fabrication. This also warrants the commercial mass production of highly stretchable devices, as long as the process flow utilizes available bulk IC microfabrication equipment and proven CMOS-type process flows. For most (stretchable) electronics applications, having high areal coverage is important, especially for detectors [15]. This calls for a smaller interconnect footprint area and a higher interconnect stretchability. For instance, the inflation of a typical, planar 2D charge-coupled device (CCD) detector array with a fill factor of 90% [10] (i.e., 90% of the surface area covered with rigid, square detector islands) to a hemisphere entails a global strain of 57%, but requires the interconnects between the islands to stretch beyond 1100% (using relation from [16], see Supplementary Materials for details, also illustrated in Figure 1b). For a fill factor of only 50%, still, a stretchability of ~200% is needed. Note that 'stretch' is defined as the global linear strain of the stretchable part of the interconnect (i.e., change in footprint width over initial footprint width (illustrated in Figure 2)). In addition, reliable device operation requires the interconnect structures to accurately recover their original shape upon unloading, which means that the interconnect material should remain below its engineering yield limit. In other words, the key parameter to ensure mechanical reliability is elastic stretchability (defined here as fully recoverable deformation without any visible interconnect shape change upon unloading [17]) and not the ultimate (plastic) stretchability (i.e., stretchability at interconnect fracture in the plastic regime) that is often reported in the literature. Moreover, a large safety factor (on the order of two) is required for cyclic operation below the fatigue limit, as well as for medical applications. Therefore, to unlock the full potential of future high-density SE devices, interconnects that can stretch well beyond 1000% should be combined with a microfabrication solution that warrants the miniaturization and manufacturability of these interconnects and their stretchable devices.

Most of the current stretchability solutions stay (well) below 100% elastic stretch [2]. Many proposed solutions hinge on some sort of serpentine-shaped metal interconnect pattern adhered to a rubber substrate [2], for which the stretching behavior is confined to in-plane deformation. This deformation triggers early plasticity at the interconnect corners, and eventually results in interface delamination, which causes local interconnect rupture [11,12]. In a recent thorough optimization study, the elastic stretchability of substrate-adhered interconnects has been pushed up to 350% [18]. A further huge increase in stretchability calls for a different approach to circumvent such issues as interface delamination and a substrate-induced confinement of deformation modes. Recently, in two milestone studies [13,18], free-standing interconnects have been utilized to boost stretchability. For both approaches, however, integration with standard IC microfabrication has not yet been explored and would be far from trivial, as the processing starts from a polymethyl methacrylate/polyimide (PMMA/PI) layer [13] and a Kapton film [18] as substrate, respectively, while the amount of elastic stretchability is, ~200% and unreported, respectively (as Su et al. discussed in [19]). To achieve advanced high-density SE devices, it would be highly advantageous if the interconnect processing would be fully integrated with (CMOS-type) microfabrication.

Here, the Flex-to-Rigid (F2R) microfabrication platform is adopted and extended to enable CMOS-type processing of highly stretchable (>1000%) interconnects with micron-scale interconnect footprints. F2R is a generic technology that makes CMOS devices flexible by etching the silicon ASICs into separate islands connected by flexible interconnects (formed from the original CMOS-produced interconnects of the ASICs) [20,21]. The strength of the F2R technology has been demonstrated by a flexible (not yet stretchable) ultrasound camera mounted on top of a catheter tip, which was microfabricated in a planar configuration (Figure 1d) and subsequently wrapped around a narrow tip (Figure 1c). Subsequently, this technology was extended using meander-type interconnects, which allow for limited stretchable CMOS-devices [22]. It is important to note that the F2R approach

is based on a true post-processing procedure that works on any (pre-processed) CMOS-processed IC wafer, i.e., all 'exotic' processing steps and materials are introduced at the end without affecting the ASIC functionality. By extending the F2R technology to process highly stretchable interconnects, the technological requirements on miniaturization and manufacturability of stretchable interconnects for high-density SE devices are automatically fulfilled. Therefore, the combined challenge consists of (i) an extension of F2R technology to enable free-standing interconnects; (ii) a dedicated stretchable interconnect design that takes into account that the back-end-of-line metallization with a typical thickness of ~0.5  $\mu$ m is processed into the highly free-standing interconnects; and (iii) a full exploitation of the broad 3D kinematic freedom through an interplay of buckling, torsion, and bending to achieve a reversible stretchability well beyond 1000%.



**Figure 1.** Concept illustration of an inflatable catheter-tip ultrasound detector with highly stretchable interconnects (**a**,**b**), versus the current state-of-the-art technology in miniature flexible devices: the capacitive micromachined ultrasound transducer (CMUT) array on a catheter tip produced using the F2R technology (**c**,**d**). © (2013) IEEE. Reprinted, with permission, from [20]. Proposed stretchable detector head, adding a variable-zoom functionality with a large magnification factor by inflating and deflating the stretchable membrane. A flat (deflated) configuration illustrates the rigid silicon islands with a fill factor of 0.9 on a rubber substrate (**a**), and a finite element (FE) simulation of (half of) the cross-section, which demonstrates the requirement of the interconnect to stretch >1200% upon inflation of the detector to a hemisphere with detector islands covering 90% of the membrane area (**b**); (**c**) The fully-assembled CMUT detector with the detector islands bent around the catheter tip; (**d**) The device was microfabricated on a flat standard wafer and suspended by removable polyimide tabs using F2R post-processing technology.

#### 2. Interconnect Design and Mechanics

The conceptual design of the free-standing interconnect consists of slender beam elements (see Figure 2 (left)), i.e., the beam thickness is small compared to the beam width and length. This is typical for CMOS-processed (planar) structures. For such beam elements, the maximum elastic tip deflection can be achieved in bending, and more specifically by loading the beam along its thickness direction rather than the (considerably stiffer) width direction. Therefore, the bending beams should rotate in order to align this direction in the global stretch direction, as visualized in Figure 2 (right). To this end, at both island connection points, a slender torsion beam is inserted that rotates the bending beams sideways. Since the structure is initially planar, it will first deform by in-plane opening, which is a deformation mode that quickly exceeds the elastic limit and should be avoided. Therefore, a buckling instability is intentionally triggered, by ensuring that the beam elements are long and thin, to induce a transition from in-plane opening to out-of-plane rotation, well before the onset of plasticity due to in-plane opening. Finally, by connecting the slender bending and torsion beams alternatively at opposite ends, a continuous interconnect structure is formed, as shown in Figure 2 (right). It will be shown that this mechanics-based design of an ultra-compliant, free-standing interconnect activates bending, torsion, and their interplay, and enables it to reach beyond 2000% reversible stretchability.



**Figure 2.** Concept illustration of the basic working principle of the free-standing interconnect design. (**Left**) Basic components of the design, with two torsion beams at the corners and multiple bending beams in the middle; (**right**) Basic deformation modes in the stretched state with the corner beams elastically rotated by 90°, which allows the inner beams to elastically bend in the direction of their thickness.  $\delta$  and  $\theta$  represent the tip deflection of the bending beam and the rotation angle of the torsion beam, respectively.

To ensure that the metal is strained only in the elastic regime, the von Mises yield criterion is used, i.e., the von Mises equivalent stress,  $\sigma_{vm, max}$  should remain below the yield stress,  $\sigma_y$ . The bending beams (with a rectangular cross section) are being deflected as guided cantilever beams. For an individual guided cantilever beam, the equivalent von Mises stress is equal to the maximum normal stress  $\sigma_{max}$  along the beam length, which is maximum at the top and bottom surface at the beam's ends (e.g., point b in Figure 3), i.e.,

$$\sigma_{vm,max} = \sigma_{max} \le \sigma_y \tag{1}$$

The maximum tip deflection  $\delta_{max}$  ( $\delta$  illustrated in Figure 2) is related to the maximum stress in the beam, i.e.,  $\sigma_{max}$  using Equation (2) (see Supplementary Materials for details). At the limit where the complete beam is still in the elastic regime ( $\sigma_{max} = \sigma_y$ ),  $\delta_{max}$  is proportional to the length squared and inversely proportional to the thickness.

$$\delta_{max} = \frac{(\sigma_{max})l^2}{3Et} = \frac{\sigma_y l^2}{3Et}$$
(2)

For an individual torsion beam with a rectangular cross-section, for which plane stress can be assumed in both the thickness and width direction, the maximum equivalent stress equals  $\sqrt{3}$  times the maximum shear stress at the beam's surface i.e.,

$$\sigma_{vm,max} = \sqrt{3}\tau_{max} \le \sigma_y \tag{3}$$

The maximum angle of twist  $\theta_{max}$  ( $\theta$  illustrated in Figure 2) is related to the maximum shear stress  $\tau_{max}$  in the beam using Equation (4) (see Supplementary Materials for details), which shows that at a certain yield stress,  $\theta_{max}$  is directly proportional to length *l* and inversely proportional to thickness *t*.

$$\theta_{max} = \frac{(\tau_{max})l}{ctG} = \frac{\sigma_y l}{\sqrt{3}ctG} \tag{4}$$

where *c* is a scalar function of the aspect ratio of the beam width *b* and thickness *t*, which is approximately equal to one for b/t > 4, while b/t > 6.5 for the current structures due to processing constraints.

The total stretchability of the interconnect,  $\epsilon_{global}$  i.e.,  $(\frac{stretched interconnect footprint width}{initial interconnect footprint width} - 1)$  can be approximated as:

$$\epsilon_{global} \approx \frac{(n-2)\delta_{max,c} + 2\delta_{max,t}}{nb + (n-1)g} - 1 \tag{5}$$

where, *n* is the total number of beams, while *b* is the beam width and *g* is the gap between consecutive beams (see Figure 2 (left)).  $\delta_{max,c}$  represents the maximum deflection provided by each of the guided cantilever beams, while  $\delta_{max,t}$  denotes the deflection of each of the torsion beams in the stretch directions. Unlike the guided cantilever beams, a straightforward analytical equation for  $\delta_{max,t}$  is far from trivial, since the torsion beam stiffness is highly non-linear due to its effective area moment of inertia (*I*) varying with increasing angle of twist ( $\theta_{max}$ ). Moreover, the contribution of the torsion beam deflection is only significant for large beam lengths and high global displacements. For example, finite element (FE) simulations show that for Figure 4g, with a relatively high beam length of 100 µm, the contribution of the torsion beam is ~23% of  $\epsilon_{global}$  at  $\epsilon_{global} = 2040\%$ , while at  $\epsilon_{global} = 1625\%$ , this contribution reduces to ~13% of  $\epsilon_{global}$ . Furthermore, for typical dimensions, such as those considered here,  $\sigma_y$  is reached first in the guided cantilever beams. Thus, it does not dictate the interconnect elastic limit. Therefore,  $\delta_{max,t}$  is neglected, resulting in:

$$\epsilon_{global} \approx \frac{(n-2)}{nb+(n-1)g} \frac{\sigma_y l^2}{3Et} - 1$$
 (6)

It should be noted that Equation (6) is an approximation, and does not take into account the stress concentrations in the inner corners. Thus, it is not used here to exactly estimate the maximum elastic stretch, for which FE simulations are employed instead. Nonetheless, it provides direct relationships (proportionalities) between maximum stretchability (for a given value of  $\sigma_y$ ) and geometric parameters i.e., beam length *l*, width *b*, thickness, *t*, number of beams *n*, etc., which is invaluable for the design process.

It can be seen from Equations (2), (4), and (6) that in order to achieve higher stretchability, i.e., to postpone the onset of plastic yielding, the thickness of the members (both torsion and bending) should be as small as possible, while the length should be maximized. The width of the beams does not directly influence the maximum stress, and can be chosen to accommodate other design requirements such as interconnect electrical resistance. However, wider members result in a larger initial footprint area, and thus a reduced global stretchability. The gap between adjacent members should be minimal to reduce the initial footprint area, and leave as much space as possible for the ASIC islands. To reduce stress concentrations, the radii of the inside corners of the beam connection points should be at their maximum without increasing the footprint width, i.e., half the gap size. An additional reason to choose

the dimensions as small as possible is to benefit from the so-called 'mechanical size effects', which may greatly enhance the yield strength of the aluminum and thus the global elastic stretchability, as is addressed in the following section. On the other hand, a higher length and smaller thickness result in a higher out-of-plane deflection. For example, for a footprint length of 50 µm (b = 2 µm and t = 0.3 µm), the interconnect deflects out-of-plane by  $\pm 7.5$  µm, as seen in Figure 3, while for a length of 100 µm (b = 2 µm, t = 0.3 µm), the maximum out-of-plane deflection is estimated at  $\pm 27$  µm by FE simulation. Therefore, the depth of the trench between the two silicon islands connected by the interconnects should be at least twice that of the maximum out-of-plane deflection, which, for the studied interconnects' geometries is within the range of typically used island heights. Lastly, a key aspect of the design is that the footprint width and footprint length are uncoupled. This results in the freedom to, for example, increase the length of the beams and decrease their thickness in order to increase interconnect stretchability, while also keeping the beam width and gap, and thus the interconnect footprint width

fixed, in order to achieve a high fill factor for the ASIC island at the same time. However, the processing-induced curvature, interconnect resistance, and out-of-plane interconnect deflection, which increase with increasing length and decreasing thickness, together or individually will act as the design constrains, on a case-by-case basis.



**Figure 3.** Finite element method (FEM) simulation of an interconnect design, showing: (**left**) Initial unloaded structure; (**right**) Stretched interconnect structure, with an out-of-plane displacement field ( $U_z$ ) overlaid on top. Note that the two ends marked a and a' always remain in the initial interconnect plane (i.e.,  $U_z = 0$ ), along with the three parallel gold-colored solid lines. Point b and c denote the location of  $\sigma_{max}$  and  $\tau_{max}$ , respectively.

#### 3. Results

Aluminum test structures for accurate micromechanical testing (see Appendix B for details) inside a scanning electron microscope were fabricated using the F2R processing scheme (see Appendix A for details). Figure 4a shows a 100  $\mu$ m-long test structure with four inner members in the initial (load-free) state, which clearly shows an out-of-plane curvature due to processing-induced residual stresses, as is common in microfabrication. As predicted, at ~10% global stretch, the initial regime of in-plane deformation started to transition to out-of-plane rotation of the structure, while ~45° out-of-plane rotation occurs at 190% global stretch, see Figure 4c. Note that due to the (processing-induced) out-of-plane curvature, along with the small width and thickness of the beams, the alignment of the thickness direction of the bending beams with the loading direction after rotation only becomes clear upon close inspection.



Figure 4. Selected experimental and numerical results. (a) The initial (load-free) state of the interconnect structure with a beam length, width, and thickness of 100, 2, and 0.3 µm, and gap of 1 µm; (b) Microtensile stage placed inside a large chamber scanning electron microscope (SEM), with a magnified view of the tensile stage; (c,d) Demonstration of reversible stretchability: in each stretching cycle, the interconnect structure is stretched to an incrementally higher global strain (left igure), while the shape after unloading (corresponding right figure) should be compared with the initial configuration; (e) Beyond 2040% global stretchability, plastic deformation sets in, which becomes clearly visible after unloading from the 2650% stretched state; (f) The ultimate (plastic) stretchability is reached beyond 3000% global strain. Exactly the same deformation behavior was observed for the other four parallel structures in the field of view (Figure S1 in the Supplementary Materials section); (g) finite element method (FEM) elastoplastic simulation at 2040% global strain (compare with (d)), for a yield stress of 700 MPa: equivalent von Mises stress overlaid on the stretched configuration (left) and subsequent unloaded configuration (right); (below) Unloaded configurations for increasing yield strength values, showing that the yield stress is at least  $\sigma_y$  = (700 ± 100) MPa; (h,i) Electrical resistance measurements (h) for a quasi-static stretch to 3000% and (i) during 10 million cycles of 1000% elastic stretch.

To study the elastic stretchability, at each loading step, with increasing applied displacement, the sample is brought back to its unloaded configuration, after which possible permanent shape changes are analyzed in detail. When the structure is unloaded after 190% stretch, no systematic shape change was observed, which demonstrates that the stretchability is fully reversible. After increased loading, the corner members and thus also the middle bending members rotate further out of plane. At ~1500% stretch, the middle members have completely rotated by ~90°, and further deformation is accommodated completely by bending in the stretch direction, as indented by the design. Note that even for the case of Figure 4d, no permanent shape change could be detected, showing that the structure can be elastically stretched up to 2040%.

Elastic reversibility is lost at 2265% global stretch, where for the first time a minute shape change could be observed in the corners of the structure, where the highest stress occurs. The shape change only becomes clearly visible after unloading from the 2650% stretched state, as seen in Figure 4e. Upon further deformation, the structure stretches into an almost straight wire at 3004% of global stretch, see Figure 4f. All of the structures remained intact, while the four parallel structures within the field of view (Figure S1 in the Supplementary Materials) demonstrated exactly the same deformation behavior (including the minor asymmetry due to the processing-induced curvature). This demonstrates the robustness of the interconnect structures due to their ultra-flexible nature. In fact, contrary to their fragile appearance, the interconnects prove to be quite immune to rough handling of the wafer and test chip.

Elastoplastic FEM simulations were performed (see Appendix C for detials) for the 100  $\mu$ m-long interconnect structure. Figure 4g shows the deformed shape at 2040% global stretch, and the corresponding shape after unloading. Even though the processing-induced curvature is not included in the simulations, the deformed shape shows excellent agreement with the experiments (Figure 4d), which supports our conclusion that the elastic stretchability indeed exceeds 2040%. Also, the local curvatures due to the bending of the inner members and the torsion and bending of the outer members are predicted accurately, which provides further confirmation that the underlying mechanics principles exploited in the design are valid for these microfabricated free-standing structures.

The electrical resistance measurement (Figure 4h) shows that (i) the absolute value ( $32.5 \Omega$ ) varies by 10% from the theoretical value based on the interconnect geometry, and (ii) the resistance remains constant within 0.26% up to an extreme 'plastic' stretch of 2860%, which proves that the electrical behavior of the interconnects is very stable. More importantly, the interconnects exhibit excellent fatigue response. As seen in Figure 4h, all six parallel interconnects survived 10 million cycles at a maximum cyclic stretch of 1000% without failure (see video in Supplementary Materials section), with the resistance remaining constant within 1% and no sign of plasticity. This confirms the goal of achieving a highly reproducible, high elastic stretchability that could ensure reliable device operation.

The onset of plasticity, which manifests as a permanent shape change in an interconnect (see Figure S2 in the Supplementary Materials for details) is predicted by the yield strength of the material. However, at submicrometer scales, the yield strength can significantly vary (and typically increase) from bulk material characteristics due to well-known 'mechanical size effects', which are commonly referred to as 'smaller is stronger' [23–25]. The yield strength of the interconnect material is estimated by qualitatively fitting the deformed shape of the FEM simulation onto the experiment shape by perturbing the yield strength until the simulated unloaded configuration at the elastic limit (i.e., 2040%, see (Figure 4h)) is similar to the experimental unloaded configuration (this procedure is similar to inverse characterization methods reported in the literature [26–29] for MEMS and thin films). An unloaded configuration after a stretch of 2040% without any discernable shape change is achieved only when a yield strength of 700 ( $\pm$ 100) MPa is used, which is 10 times higher than that of bulk unalloyed aluminum (~70 MPa), as seen in Figure 4h. Since the maximum stress is found in a small volume of ~0.1 µm<sup>3</sup> (near the surface at the bottom of the torsion beams and near the surface in the inner corners), the high yield strength likely results from the aforementioned 'mechanical size effects'. The statistical size effect in polycrystalline aluminum samples with similar dimensions,

9 of 13

even in pure tension, has been reported in the literature [30]. Furthermore, the three most prominent strengthening effects in metals are due to strain gradients [24,31], dislocation starvation [24,32], and constrained boundary layers [24]. Our miniature interconnect structures have a native oxide layer, and are extremely bent with highly localized stresses and high strain gradients in the inner corners and submicron-sized grains. Therefore, the individual role of each of these effects cannot be trivially assessed. A detailed study into these size effects is of high scientific interest and may be utilized to further enhance the elastic stretchability. It should be noted that the goal here was not to precisely determine the yield strength of the interconnect material, but rather to show that the yield strength can vary substantially from bulk properties (due to size effects), which can be exploited to boost interconnect stretchability.

#### 4. Conclusions and Discussion

To conclude, in this work, a new route is opened towards standard CMOS processing of ultra-stretchable, free-standing interconnects with a micron-sized footprint, which could enable extreme device stretchability. This could be realized by reserving areas on a CMOS-processed wafer upon which the free-standing interconnects are fabricated to connect the individual devices, followed by through wafer etching to separate the devices and release the interconnects, similar to proposals in [20,22]. Such a process scheme keeps the thermal budget below 400 °C, which is a key requirement if CMOS devices are being post-processed. Furthermore, the starting point of the process is a Si-substrate without any specific mechanical or electrical requirements for the substrate. Hence, any CMOS wafer, e.g., a commercially available ASIC wafer, can serve as a substrate.

Further steps towards actual applications are to be taken next. High-density SE devices typically require multi-level wiring between the ASIC islands. The adopted F2R processing scheme is already capable of producing multi-level wiring, which does require the interconnects to be electrically isolated. This could be easily achieved by adding a single processing step to the F2R processing scheme, i.e., deposition of a very thin conformal coating (e.g., of parylene). Moreover, for a 2D (initially flat) detector array conforming to a curvilinear surface (Figure 1b), the ASIC islands connected by the interconnect show some degree of relative displacement perpendicular to the main interconnect stretch direction, as well as relative rotations (currently being studied), which need to be accommodated by the interconnect.

The discussed 100 µm-long interconnects yield an exceptional elastic stretchability of >2000%, which enables breakthrough applications such as the variable-zoom catheter-tip ultrasound detector (Figure 1). Moreover, the ultimate (plastic) stretch of >3000% is also highly interesting for promising one-time stretchable devices [33]. For instance, a CCD-detector stretched into an almost full sphere that mimics a fly's eye and can 'see' in all directions (such as devices reported in [34,35]), can serve as a lightweight omni-directional camera on top of bug-like miniature drones.

**Supplementary Materials:** The following are available online at www.mdpi.com/2072-666X/8/9/277/s1, Figure S1: Parallel interconnects, Figure S2: Equivalent accumulated plastic strain and Video S1: Fatigue test.

Acknowledgments: This work was supported by the Vidi funding of J.P.M.H. (project number 12966) within the Netherlands Organization for Scientific Research (NWO). This work was also partially funded by project T62.3.13483 in the framework of the Research Program of the Materials innovation institute (M2i) (www.m2i.nl), and in the framework of the ECSEL JU Project InForMed, grant number 2014-2662155 (www.informed-project.eu).

**Author Contributions:** J.P.M.H. conceived the project idea of utilizing free-standing interconnect structures. J.P.M.H., R.D., and M.G.D.G. supervised this project. S.S. designed the samples, carried out simulations and analysis, designed and performed the experiments. A.S. and S.J. performed mask design and microfabrication of the test chip. J.P.M.H. and S.S. wrote the manuscript and all authors gave comments on the manuscript.

**Conflicts of Interest:** The authors declare no conflict of interest. The founding sponsors had no role in the design of the study; in the collection, analyses, or interpretation of data; in the writing of the manuscript, and in the decision to publish the results.

#### Appendix A

**Fabrication**: The fabrication process starts with the growth of 1  $\mu$ m and 5  $\mu$ m PECVD SiO<sub>2</sub> on the front and backside respectively of a 150-mm double side polished 400 µm thick Si substrate. First, the oxide layer on the back side is patterned by photolithography and dry etching, forming the hard etch mask for the through-wafer etching required at a later stage. Next, a 300 nm thick layer of aluminum is sputter deposited on the front side of the wafer. A photoresist is spin coated (90 °C soft baked), exposed and developed. Using this resist mask, the aluminum is dry etched defining the desired interconnect patterns along with the re-routing layer and the bond pads. After etching, the resist mask is removed in  $O_2$  plasma. A 5.2  $\mu$ m thick layer of polyimide (PI 2611) is spin coated (soft baked on a hotplate 120 °C for 5 min) on top of the Al structures and cured in nitrogen atmosphere at 275 °C for 2 h. A layer of Al is sputtered (200 nm) on top of the cured polyimide. A layer of photoresist (HPR504) is spin coated, exposed by stepper lithography and developed. The top Al is wet etched with the resist serving as a mask. The patterned Al layer will serve as a hard etch mask for the patterning of the polyimide at the end of the process. The interconnects are next released from the Si substrate by back side Deep Reactive Ion Etching (DRIE) for 25 min with the aid of the 5  $\mu$ m hard etch PECVD Oxide mask. The final release step is done when the PI is etched selectively from the interconnects from the top using the patterned Al hard etch mask.

#### Appendix B

**Experiments**: Proof of principle interconnect test structures suspended between two silicon islands, resembling actual applications, were fabricated using the F2R processing scheme. The free-standing interconnects were fabricated on a ( $16 \text{ mm} \times 5 \text{ mm}$ ) test chip, as shown in Figure A1. To maximize space, six parallel interconnect structures are processed on each test chip, which can be simultaneously mechanically tested. These test structure were tested with a commercial (Kammrath & Weiss GmbH, Dortmund, Germany) microtensile stage designed for in-situ scanning electron microscope (SEM) (Figure 4b). The test chip was glued onto two clamps with a flat acrylic top surface using UV-curable glue by Loxeal<sup>®</sup>. The in-situ experiments were performed inside a FEI Quanta 600 FEG-SEM under high vacuum, in secondary electron imaging mode. The four-probe electrical resistance measurements were performed using integrated electrical probes that make contact with bonding pads connected to the interconnects on the test chip, while the deformation state of the interconnects was visualized with an optical microscope. The fatigue measurements were also performed under the optical microscope with cyclic loading applied at 10 Hz. After every 300 cycles, the electrical resistance of the interconnects was measured to characterize interconnect failure. Optical images of the interconnects were obtained every million cycles.



**Figure A1.** Design and details of the fabricated test chip with highly stretchable interconnects. (**a**) The design of the (16 mm  $\times$  5 mm) chip (in green), which is suspended in the silicon wafer (in blue) by polyimide tabs (in orange). Notched silicon columns (**i**) are processed to provide rigidity to the structure during processing and handling. Sacrificial silicon islands (**ii**) are created and suspended by similar polyimide tabs to reduce etching time; (**b**) Magnified view of two parallel free-standing interconnects; in total there are six parallel interconnect structures, processed in each test chip; (**c**) Magnified side-view of a (200 µm wide, 100 µm thick, double V-notched) silicon bridge inside the bottom 'column' of the test chip; (**d**) Magnified top-view of a polyimide tab, which can easily be locally melted to singulate the test chip.

## Appendix C

**Simulations**: The elastoplastic FE simulations were performed using a commercial FEA package, Marc Mentat 2014<sup>®</sup>. 20-node quadratic brick elements were used to model the geometry, with three elements through the thickness to accurately capture the bending behavior. A non-linear solution scheme was used to capture the large displacements upon stretching as well as the buckling bifurcation in the initial phase of loading. To assist the structure to buckle, a minute perturbation force of  $10^{-10}$  N was applied to a corner node in the middle member of the structure and removed after the bifurcation point has been passed. Bulk elastic properties of pure aluminum were used for the material properties, i.e., a Young's modulus of E = 69 GPa and a Poisson's ratio of  $\nu$  = 0.33. Moreover, a standard Swift power law relationship was used to describe the hardening behavior with a strength coefficient (K) varying from 0.278 GPa ( $\sigma_y$  = 70 MPa) to 10.1 GPa ( $\sigma_y$  = 700 MPa) and strain-hardening exponent of n = 0.2, as common for aluminum.

### References

- Xu, L.; Gutbrod, S.R.; Bonifas, A.P.; Su, Y.; Sulkin, M.S.; Lu, N.; Chung, H.-J.; Jang, K.-I.; Liu, Z.; Ying, M.; et al. 3D multifunctional integumentary membranes for spatiotemporal cardiac measurements and stimulation across the entire epicardium. *Nat. Commun.* 2014, *5*, 3329. [CrossRef] [PubMed]
- 2. Someya, T. *Stretchable Electronics;* Wiley-VCH: Weinheim, Germany, 2012.
- 3. Kim, D.-H.; Ghaffari, R.; Lu, N.; Rogers, J.A. Flexible and Stretchable Electronics for Biointegrated Devices. *Annu. Rev. Biomed. Eng.* **2012**, *14*, 113–128. [CrossRef] [PubMed]
- 4. Gray, D.S.; Tien, J.; Chen, C.S. High-Conductivity Elastomeric Electronics. *Adv. Mater.* **2004**, *16*, 393–397. [CrossRef]
- 5. Sekitani, T.; Someya, T. Stretchable, Large-area Organic Electronics. *Adv. Mater.* **2010**, *22*, 2228–2246. [CrossRef] [PubMed]
- Xu, J.; Wang, S.; Nathan Wang, G.-J.; Zhu, C.; Luo, S.; Jin, L.; Gu, X.; Chen, S.; Feig, V.R.; To, J.W.; et al. Highly stretchable polymer semiconductor films through the nanoconfinement effect. *Science* 2017, *64*, 59–64. [CrossRef] [PubMed]
- Kim, D.H.; Rogers, J.A. Stretchable electronics: Materials strategies and devices. *Adv. Mater.* 2008, 20, 4887–4892. [CrossRef]
- 8. Rogers, J.A.; Someya, T.; Huang, Y. Materials and Mechanics for Stretchable Electronics. *Science* **2010**, 327, 1603–1607. [CrossRef] [PubMed]
- 9. Wagner, S.; Bauer, S. Materials for stretchable electronics. MRS Bull. 2012, 37, 207–213. [CrossRef]
- 10. Lee, H.C.; Sharma, G. Introduction to color imaging science. J. Electron. Imaging 2006, 2, 029901. [CrossRef]
- 11. Hoefnagels, J.P.M.; Neggers, J.; Timmermans, P.H.M.; van der Sluis, O.; Geers, M.G.D. Copper—Rubber interface delamination in stretchable electronics. *Scr. Mater.* **2010**, *63*, 875–878. [CrossRef]
- 12. van der Sluis, O.; Hsu, Y.Y.; Timmermans, P.H.M.; Gonzalez, M.; Hoefnagels, J.P.M. Stretching-induced interconnect delamination in stretchable electronic circuits. *J. Phys. D Appl. Phys.* **2011**, 44, 34008. [CrossRef]
- Xu, S.; Zhang, Y.; Cho, J.; Lee, J.; Huang, X.; Jia, L.; Fan, J.A.; Su, Y.; Su, J.; Zhang, H.; et al. Stretchable batteries with self-similar serpentine interconnects and integrated wireless recharging systems. *Nat. Commun.* 2013, 4, 1543. [CrossRef] [PubMed]
- Carlson, A.; Wang, S.; Elvikis, P.; Ferreira, P.M.; Huang, Y.; Rogers, J.A. Active, programmable elastomeric surfaces with tunable adhesion for deterministic assembly by transfer printing. *Adv. Funct. Mater.* 2012, 22, 4476–4484. [CrossRef]
- 15. Lee, J.; Wu, J.; Shi, M.; Yoon, J.; Park, S.I.; Li, M.; Liu, Z.; Huang, Y.; Rogers, J.A. Stretchable GaAs photovoltaics with designs that enable high areal coverage. *Adv. Mater.* **2011**, *23*, 986–991. [CrossRef] [PubMed]
- Zhang, Y.; Wang, S.; Li, X.; Fan, J.A.; Xu, S.; Song, Y.M.; Choi, K.-J.; Yeo, W.-H.; Lee, W.; Nazaar, S.N.; et al. Experimental and Theoretical Studies of Serpentine Microstructures Bonded to Prestrained Elastomers for Stretchable Electronics. *Adv. Funct. Mater.* 2014, 24, 2028–2037. [CrossRef]
- 17. Zhang, Y.; Xu, S.; Fu, H.; Lee, J.; Su, J.; Hwang, K.-C.; Rogers, J.A.; Huang, Y. Buckling in serpentine microstructures and applications in elastomer-supported ultra-stretchable electronics with high areal coverage. *Soft Matter* **2013**, *9*, 8062–8070. [CrossRef] [PubMed]
- 18. Lanzara, G.; Salowitz, N.; Guo, Z.; Chang, F.-K. A Spider-Web-Like Highly Expandable Sensor Network for Multifunctional Materials. *Adv. Mater.* **2010**, *22*, 4643–4648. [CrossRef] [PubMed]
- 19. Su, Y.; Ping, X.; Yu, K.J.; Lee, J.W.; Fan, J.A.; Wang, B.; Li, M.; Li, R.; Harburg, D.V.; Huang, Y.; et al. In-Plane Deformation Mechanics for Highly Stretchable Electronics. *Adv Mater.* **2017**, *29*, 1–12. [CrossRef] [PubMed]
- 20. Mimoun, B.; Henneken, V.; van der Horst, A.; Dekker, R. Flex-to-rigid (F2R): A generic platform for the fabrication and assembly of flexible sensors for minimally invasive instruments. *Sens. J. IEEE* **2013**, *13*, 3873–3882. [CrossRef]
- 21. Dekker, R.; Braam, S.; Henneken, V.; van der Horst, A.; Pakazad, S.K.; Louwerse, M.; Van Meer, B.; Mimoun, B.; Savov, A.; van de Stolpe, A. Living Chips and Chips for the living. In Proceedings of the 2012 IEEE Bipolar/BiCMOS Circuits and Technology Meeting (BCTM), Portland, OR, USA, 30 September–3 October 2012; pp. 1–9.
- 22. Savov, A.; Pakazad, S.K.; Joshi, S.; Henneken, V.; Dekker, R. A post processing approach for manufacturing high-density stretchable sensor arrays. In Proceedings of the 2014 IEEE SENSORS, Valencia, Spain, 2–5 November 2014; pp. 1703–1705.

- 23. Brenner, S.S. Growth and Properties of "Whiskers". Science 1958, 128, 569–575. [CrossRef] [PubMed]
- 24. Greer, J.R.; De Hosson, J.T.M. Plasticity in small-sized metallic systems: Intrinsic versus extrinsic size effect. *Prog. Mater. Sci.* **2011**, *56*, 654–724. [CrossRef]
- 25. Uchic, M.D.; Dimiduk, D.M.; Florando, J.N.; Nix, W.D. Sample dimensions influence strength and crystal plasticity. *Science* 2004, *305*, 986–989. [CrossRef] [PubMed]
- 26. Chen, S.; Baughn, T.V.; Yao, Z.J.; Goldsmith, C.L. A new in situ residual stress measurement method for a MEMS thin fixed-fixed beam structure. *J. Microelectromech. Syst.* **2002**, *11*, 309–316. [CrossRef]
- Kostin, V.M.; Odintsev, I.N.; Stepanov, V.V.; Shchepinov, V.P.; Yakovlev, V.V. Construction of diagrams of bending-induced microplastic strain using the method of holographic interferometry. *Strength Mater.* 1988, 4, 554–557. [CrossRef]
- 28. Huang, B.; Zhang, T.Y. Microbridge tests: II. On buckled thin gold films. *J. Micromech. Microeng.* **2006**, *16*, 134–142. [CrossRef]
- 29. Bergers, L.I.J.C.; Hoefnagels, J.P.M.; Delhey, N.K.R.; Geers, M.G.D. Measuring time-dependent deformations in metallic MEMS. *Microelectron. Reliab.* **2011**, *51*, 1054–1059. [CrossRef]
- 30. Espinosa, H. Plasticity size effects in free-standing submicron polycrystalline FCC films subjected to pure tension. *J. Mech. Phys. Solids* **2004**, *52*, 667–689. [CrossRef]
- 31. Fleck, N.A.; Hutchinson, J.W. Strain gradient plasticity. Adv. Appl. Mech. 1997, 33, 296–361.
- 32. Greer, J.R.; Nix, W.D. Nanoscale gold pillars strengthened through dislocation starvation. *Phys. Rev. B* 2006, 73, 245410. [CrossRef]
- 33. Vanfleteren, J.; Bossuyt, F.; Plovie, B. A New Technology for Rigid 3D Free-Form Electronics based on the Thermoplastic Deformation of Flat Standard PCB type Circuits. In Proceedings of the 2016 12th International Congress Molded Interconnect Devices, Wurzburg, Germany, 28–29 September 2016; pp. 3–6.
- Ko, H.C.; Stoykovich, M.P.; Song, J.; Malyarchuk, V.; Choi, W.M.; Yu, C.J.; Geddes, J.B., III; Xiao, J.; Wang, S.; Huang, Y.; et al. A hemispherical electronic eye camera based on compressible silicon optoelectronics. *Nature* 2008, 454, 748–753. [CrossRef] [PubMed]
- 35. Song, Y.M.; Xie, Y.; Malyarchuk, V.; Xiao, J.; Jung, I.; Choi, K.J.; Liu, Z.; Park, H.; Lu, C.; Kim, R.H.; et al. Digital cameras with designs inspired by the arthropod eye. *Nature* **2013**, *497*, 95–99. [CrossRef] [PubMed]



© 2017 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).