

**Delft University of Technology** 

## A -91 dB THD+N Resistor-Less Class-D Piezoelectric Speaker Driver Using a Dual Voltage/ Current Feedback for LC Resonance Damping

Karmakar, Shoubhik; Berkhout, Marco; Makinwa, Kofi A.A.; Fan, Qinwen

DOI 10.1109/ISSCC42614.2022.9731736

**Publication date** 2022 **Document Version** 

Final published version

Published in 2022 IEEE International Solid-State Circuits Conference, ISSCC 2022

## Citation (APA)

Karmakar, S., Berkhout, M., Makinwa, K. A. A., & Fan, Q. (2022). A -91 dB THD+N Resistor-Less Class-D Piezoelectric Speaker Driver Using a Dual Voltage/ Current Feedback for LC Resonance Damping. In L. C. Fujino (Ed.), 2022 IEEE International Solid-State Circuits Conference, ISSCC 2022: Digest of technical papers (pp. 488-490). Article 9731736 (Digest of Technical Papers - IEEE International Solid-State Circuits Conference; Vol. 2022-February). IEEE. https://doi.org/10.1109/ISSCC42614.2022.9731736

### Important note

To cite this publication, please use the final published version (if applicable). Please check the document version above.

#### Copyright

Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

Takedown policy Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim.

# Green Open Access added to TU Delft Institutional Repository

# 'You share, we take care!' - Taverne project

https://www.openaccess.nl/en/you-share-we-take-care

Otherwise as indicated in the copyright section: the publisher is the copyright holder of this work and the author uses the Dutch legislation to make this work public.

## 31.4 A -91dB THD+N Resistor-Less Class-D Piezoelectric Speaker Driver Using a Dual Voltage/ Current Feedback for LC Resonance Damping

Shoubhik Karmakar<sup>1</sup>, Marco Berkhout<sup>2</sup>, Kofi A. A. Makinwa<sup>1</sup>, Qinwen Fan<sup>1</sup>

<sup>1</sup>Delft University of Technology, Delft, The Netherlands <sup>2</sup>Goodix Technology, Nijmegen, The Netherlands

Piezoelectric speakers are gaining popularity on account of their improving form-factor and audio quality, making them a good fit for many audio applications such as in televisions, laptops, etc. Such speakers can be modelled as a large capacitive load, and so are typically driven by a Class-AB amplifier via a series resistor that ensures driver stability, and limits load current, but wastes power [1,2]. In [3], the Class-AB amplifier is replaced by a more power-efficient Class-D amplifier (CDA) in series with an additional inductor. However, a series resistor is still required to damp the resulting LC resonant circuit, which could otherwise draw excessive currents when excited by large-signal distortion (e.g. clipping) harmonics around the LC resonance frequency. Alternatively, by using a feed-forward architecture based on LC filter diagnostics to limit overshoot g currents, the series resistor can be replaced by a second inductor, at the expense of Li increased system complexity and cost [4].

This paper describes a resistor-less Class-D piezoelectric speaker driver that only requires a single inductor. LC resonance is damped by a dual-voltage/current feedback architecture, which is enabled by an on-chip current-sensing scheme. Furthermore, the use of a push-pull (PP) modulation scheme minimizes the amplifier's idle power consumption. Finally, chopping is implemented to improve linearity and PSRR across output power levels. The amplifier can drive load capacitances up to 4 $\mu$ F at full scale (10.2V<sub>RMS</sub> from a 14.4V supply) with peak currents of ~4.4A, without the losses associated with a series resistor. It consumes 3.5W for a 10kHz FS output signal and 122mW during idle operation, while achieving a peak THD+N of -87.3dB and –91dB, with 1kHz and 6kHz input signal, respectively.

Figure 31.4.1 shows a simplified system block diagram of the proposed driver. In addition to a voltage-feedback (VFB) path, a parallel current-feedback (CFB) path is implemented to increase the output impedance of the CDA around the LC resonance ( $f_{LC}$ ), thus achieving damping without the power penalty of a series resistor. The output load current  $0_{10} - V_{SW}/Z_{load}$  is sensed via a small sense resistor  $R_s$ , and thus the effective feedback factor of the CFB,  $\beta_{CFB} = V_{SW}/V_{CFB} = R_SK/Z_{load}$ , where  $Z_{load}$  is the load impedance seen at the switching output node ( $V_{SW}$ ), and K is a CFB gain factor. The combination of the two feedback paths results in an overall feedback factor ( $\beta_{Total}$ ) with a peak around  $f_{LC}$  and a fixed gain (normalized to unity) at other frequencies. This causes a notch in the CDA's closed-loop transfer function ( $V_{SW}/V_{IN}$ ) that increases its output impedance around  $f_{LC}$ , and thus damps LC resonance. Since the notch is created by the LC impedance itself, it is insensitive to LC tolerance and aging. As shown in Fig. 31.4.1, increasing K results in more damping, but also increases the CFB gain in the audio band, and thus increases -t the effect of CFB nonlinearity. Further away from  $f_{LC}$ , the highly linear VFB dominates and determines the CDA's unity-gain frequency. In this work, K is made programmable.

 $S_{\rm resistors} R_{\rm S-P/N}$  (20m $\Omega$ ) in the H-bridge, as shown in Fig. 31.4.2. In a PP modulation scheme, only one side of the H-bridge switches, depending on the polarity of the audio signal, while the other side is grounded via a non-switching low-side device (M<sub>L-P/N</sub>) and  $R_{\rm S-P/N}$ . This single-sided switching scheme reduces switching losses by half, and significantly reduces the ripple current during idle operation since the pulse width would theoretically approach zero [5]. It also enables the use of a single readout amplifier to provide a quasi-continuous measure of I<sub>0</sub> by switching its input between the two sense resistors depending on the polarity of the audio signal (20Hz to 20kHz).

<sup>1</sup><sup>th</sup> Compared to off-chip resistors, on-chip resistors offer a more compact and low-cost -to current-sensing solution. However, they have nonlinear IV characteristics, which worsen is at high load currents, due to the combination of their temperature dependence and selfheating. To mitigate these effects, the CFB path is established via the virtual ground of the 2<sup>nd</sup> integrator (Fig. 31.4.2), ensuring that CFB non-linearity and noise are suppressed by the gain of the 1<sup>nd</sup> integrator. Inserting a lowpass filter ( $f_{LP} = 1/(2\pi C_2 R_2) \sim 40$ kHz) in the CFB path results in a flat CFB gain (K) (referred to the CDA input) above 40kHz, thus allowing some flexibility in setting  $f_{LC}$  (>40kHz). While increasing  $f_{LP}$  would further for a certain  $C_L$ , resulting in larger ripple currents and power loss.  $R_{S-P/N}$  are implemented with diffusion resistors, since they are less susceptible to aging than poly resistors, and they also exhibit less temperature dependence than metal resistors.

As illustrated in Fig. 31.4.3, the PWM signals for a PP-modulated output stage H-bridge are generated by comparing the differential output of the loop filter (LF<sub>OUT,diff</sub>) with two 180° phase-shifted triangular carriers (V<sub>TRI,diff</sub>). When LF<sub>OUT,diff</sub> is lower than both V<sub>TRI,diff</sub>, V<sub>SW-P</sub>=0V and V<sub>SW-N</sub>=14.4V; when LF<sub>OUT,diff</sub> is higher than both V<sub>TRI,diff</sub>, V<sub>SW-P</sub>=14.4V and V<sub>SW-N</sub>=0V, otherwise, V<sub>SW-P/N</sub>=0V. Since the single-sided switching operation creates large CM content at V<sub>SW-P/N</sub>, mismatch in R<sub>IN</sub>/R<sub>VFB</sub>, and low CMRR in the 1<sup>st</sup> integrator can cause significant distortion, especially for large signals [5]. To mitigate mismatch, R<sub>IN</sub>/R<sub>VFB</sub> are chopped. Switching nonidealities are reduced by ensuring that the chopping transitions occur when both V<sub>SW-P/N</sub> are grounded, such that CH<sub>HV</sub> only switches near-zero signals. To minimize the CM-to-DM leakage due to the finite CMRR of the 1<sup>st</sup> integrator, a CM regulator is used to fix the virtual ground CM voltage (V<sub>V,gnd,CM</sub>) to a DC value (~1.1V). In-band CM-to-DM leakage due to the mismatch of R<sub>CMIn-1/2</sub> and R<sub>CMout-1/2</sub> in the CM regulator is also removed by chopping.

A fully differential 3<sup>rd</sup>-order CIFF loop filter, based on active-RC integrators, is used to create high loop gain around the output stage. Besides R<sub>IN</sub> (20kΩ) and OTA<sub>1</sub>, R<sub>CMout-1/2</sub> also contribute noise and are set to 25kΩ as a trade-off between noise and the output swing of the CM regulation amplifier. The closed-loop gain of the CDA is set by R<sub>FP</sub>/R<sub>IN</sub> (=8). An oscillator, based on an active-RC integrator, generates both V<sub>TRI,diff</sub> (1MHz, thus 2MHz f<sub>PWM</sub>), and the chopping clock (f<sub>CHOP</sub> = 125kHz). The edges of the latter are aligned with the peaks of V<sub>TRI,diff</sub> to ensure that the chopping transitions occur when both V<sub>SW-P/N</sub> are grounded. All RC networks are made 2-bit trimmable to account for process spread, and share the same trim code. Core LV devices (1.8V) are used for CH<sub>IN</sub> and CH<sub>v(r</sub>, whereas HV LDMOS devices are used for CH<sub>HV</sub> [6].

The prototype IC, shown in Fig. 31.4.7, was fabricated in a 0.18µm BCD process and occupies 7mm<sup>2</sup>. Powered from 14.4V / 1.8V supplies (P<sub>VDD</sub> / A<sub>VDD</sub>), it drives a 4µF capacitor via a series 1.1 $\mu$ H inductor (f<sub>LC</sub> ~75kHz). The amplifier draws 8.5mA / 5mA from  $P_{VDD}$  /  $A_{VDD}$  during idle operation. Figure 31.4.4 (Top) shows the THD+N across input frequency for an output voltage  $V_0 = 5V_{BMS}$  with CFB gain K=1.25/2.5 respectively. Across output amplitude (Fig. 31.4.4 Bottom), the THD+N peaks at -87.3dB / 86.8dB and -91.1dB / 89.5dB for 1kHz and 6kHz inputs for K=1.25 / 2.5, respectively. Figure 31.4.5 (Top-Left) demonstrates the efficacy of the CFB by comparing the measured system STF (normalized to a unity gain), with a simulated STF (parameters extracted from LC impedance measurement) with the same LC filter used in the measurements. The STF peaking is reduced by 20dB and 22dB for K= 1.25 and 2.5, respectively. Figure 31.4.5 (Bottom-Left) shows the amplifier's power consumption across output amplitude while driving  $C_1 = 4uF$ . The amplifier consumes 4.9W for a 4.4A<sub>peak</sub> load current, which is dominated by the conduction and switching losses of the output stage. To emulate the same damping using a conventional CDA, a resistor ( $0.2\Omega$  and  $0.35\Omega$  corresponding to K=1.25 and 2.5, respectively) would then need to be connected in series with C1. A power saving of about 1.9W and 3.5W is achieved with K=1.25 and 2.5, respectively. As anticipated, the choice of K is a trade-off between the amount of damping, thus power saving, and large-signal linearity. Figure 31.4.5 (Top-Right) shows the measured PSRR when  $P_{VDD}$  is perturbed by a  $1V_{BMS}$  sine wave.

Figure 31.4.6 summarizes the performance of the proposed piezoelectric driver and compares it with the state of the art. Thanks to the dual voltage/current feedback architecture, it is the only piezoelectric driver capable of damping LC resonance without a series resistance or any foreground calibration, and it offers a very compact load configuration ( $1L+C_L$ ). The CDA can deliver ~4.4A<sub>Peak</sub>, 1.5× higher than [1] and 3× higher than [2,3]. Compared to [4], it achieves a 3.7× better THD+N for 1kHz input signal, a 3.6× reduction in idle power consumption, and 3.9× lower power consumption for large load current (3.5A<sub>peak</sub>). Moreover, it achieves competitive DR, output noise, and PSRR.

#### References:

[1] Texas Instruments, *LM48560 Boomer™ Audio Power Amplifier Series High Voltage Class H Ceramic Speaker Driver With Automatic Level Control*, [Online]. Available: https://www.ti.com/product/LM48560

[2] Maxim Integrated, MAX9788, 14V<sub>PP</sub>, Class-G Ceramic Speaker Driver, [Online]. Available: https://www.maximintegrated.com/en/products/analog/audio/MAX9788.html
[3] Texas Instruments, TPA2100P1, 19V<sub>PP</sub> Mono Class-D Audio Amplifier for Piezo/Ceramic Speakers, [Online]. Available: https://www.ti.com/product/TPA2100P1
[4] Texas Instruments, DRV5825P Digital Input, 48V<sub>PP</sub>, 7.5A Stereo, 15A Mono, Piezo Speaker Driver with Adaptive I/V Limiter, [Online]. Available:

https://www.ti.com/product/DRV5825P

[5] J. Lee et al., "An  $8\Omega$ , 1.4W, 0.0024% THD+N Class-D Audio Amplifier with Bridge-Tied Load Half-Side Switching Mode Achieving Low Standby Quiescent Current of  $660\mu$ A," *IEEE Symp. VLSI Circuits*, June 2020.

[6] H. Zhang et al.," A –109.1 dB/–98 dB THD/THD+N Chopper Class-D Amplifier with >83.7 dB PSRR Over the Entire Audio Band," *ESSIRC*, Sept. 2021.







Figure 31.4.3: Simplified schematic of the CDA with chopper network and virtual ground CM regulation (Top), and corresponding waveforms of PP modulator and Figure 31.4.4: Measured performance of the CDA for  $P_{VDD} = 14.4V$  and  $C_L = 4\mu F$ : chopper signals (Bottom).









THD+N across  $f_{IN}$  for  $V_0 = 5V_{RMS}$  (Top), and THD+N across output amplitude (Bottom).

|                                       | This Work             |               | DRV5825P                 |           | LM48560    | MAX9788    | TPA2100    |
|---------------------------------------|-----------------------|---------------|--------------------------|-----------|------------|------------|------------|
|                                       |                       |               | [4]                      |           | [1]        | [2]        | [3]        |
| Architecture                          | Analog in,<br>Class-D |               | Digital in,              |           | Analog in, | Analog in, | Analog in, |
|                                       |                       |               | Class-D                  |           | Boost +    | Boost +    | Boost +    |
|                                       |                       |               | 1 channel                | 2 channel | Class-H    | Class-G    | Class-D    |
| PVDD (V)                              | 14.4                  |               | 12                       | 24        | 3.6        | 3.6        | 3.6        |
| Piezo Load (uF)                       | 4uF                   |               | 1uF                      | 4uF       | 1.5uF      | 1uF        | 1uF        |
| Resistorless                          | Yes                   |               | Yes                      |           | No         | No         | No         |
| Configuration                         | L + C <sub>L</sub>    |               | 2L + 2C + C <sub>L</sub> |           | R + CL     | R + CL     | R + L+ C   |
| I <sub>Q</sub> (mA)                   | 8.5                   |               | 37                       | 130       | 4          | 8          | 5          |
| P <sub>Q</sub> (mW)                   | 122.4                 |               | 444                      | 3120      | 14.4       | 28.8       | 18         |
| THD+N <sub>PEAK</sub> (dB) (fin = 1k) | -87.3 (K=1.25)        | -86.8 (K=2.5) | -77.0                    | -77.6     | -66.0      | -94.0      | -66.0      |
| THD+N PEAK (dB) (fin = 6k)            | -91.1 (K=1.25)        | -89.5 (K=2.5) | -                        | -         | -          | -          | -          |
| Dynamic Range (dB) [A-wt.]            | 106.5                 |               | 111 (24V supply)         |           | -          | 106        | -          |
| SNR (dB) [A-wt.]                      | 105.8                 |               | 111 (24V supply)         |           | 98         | 108        | 94         |
| Output noise (uVrms) [A-wt.]          | 45                    |               | 45                       |           | 134        | -          | -          |
| Peak Current (A)                      | 4.4                   |               | 7.5                      | 15        | 2.8*       | 1.4*       | 1.2*       |
| Power Consumption (W)**               | 3.5                   |               | -                        | 13.9      | -          | -          | -          |
| PSRR (dB) (20- 20kHz)                 | > 68                  |               | 72***                    |           | > 50       | > 58       | > 80       |

31

= 4uF, f<sub>IN</sub> = 10kHz, V<sub>O</sub> =10.2V<sub>RMS</sub> -eported only at f<sub>supply</sub> 1kHz

Figure 31.4.5: Effect of CFB on LC resonance (Top-Left); PSRR of the CDA [4 samples] Figure 31.4.6: Performance summary and comparison with existing state-of-the-art (Top-right); power consumption vs  $V_0$  for  $C_L = 4\mu F$  and  $f_{IN} = 10$ kHz and 12kHz (Bottom). piezoelectric speaker drivers.

# **ISSCC 2022 PAPER CONTINUATIONS**

