

Delft University of Technology

## Analysis of High Step-up Quasi Z-Source Based Converter with Low Input Current Ripple

Samadian, Ataollah; Marangalu, Milad Ghavipanjeh; Talebian, Iman; Hadifar, Navid; Hosseini, Seyed Hossein; Sabahi, Mehran; Vahedi, Hani

DOI 10.1109/OJIES.2024.3398250

**Publication date** 2024

**Document Version** Final published version

Published in IEEE Open Journal of the Industrial Electronics Society

### Citation (APA)

Samadian, A., Marangalu, M. G., Talebian, I., Hadifar, N., Hosseini, S. H., Sabahi, M., & Vahedi, H. (2024). Analysis of High Step-up Quasi Z-Source Based Converter with Low Input Current Ripple. *IEEE Open* Journal of the Industrial Electronics Society, 5, 632-650. https://doi.org/10.1109/OJIES.2024.3398250

### Important note

To cite this publication, please use the final published version (if applicable). Please check the document version above.

Copyright

Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

Takedown policy Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim.

Received 8 March 2024; revised 19 April 2024; accepted 4 May 2024. Date of publication 8 May 2024; date of current version 4 July 2024. The review of this article was arranged by Associate Editor Hiralal Murlidhar Suryawanshi.

Digital Object Identifier 10.1109/OJIES.2024.3398250

# Analysis of High Step-Up Quasi-Z-Source-Based Converter With Low Input Current Ripple

### ATAOLLAH SAMADIAN<sup>1</sup>, MILAD GHAVIPANJEH MARANGALU<sup>®1</sup>, IMAN TALEBIAN<sup>®1</sup>, NAVID HADIFAR<sup>®2</sup>, SEYED HOSSEIN HOSSEINI<sup>1,3</sup> (Member, IEEE), MEHRAN SABAHI<sup>®1</sup> (Member, IEEE), AND HANI VAHEDI<sup>®4</sup> (Senior Member, IEEE)

<sup>1</sup>Department of Information Engineering, Computer Science and Mathematics, University of L'Aquila, Tabriz 51666-16471, Iran <sup>2</sup>Department of Electrical Engineering, University of South Carolina, Columbia, SC 29208 USA <sup>3</sup>Faculty of Engineering, Near East University, 99138 Nicosia, Türkiye <sup>4</sup>Delft University of Technology, Delft, The Netherlands

CORRESPONDING AUTHOR: MILAD GHAVIPANJEH MARANGALU (e-mail: m.ghavipanjeh@tabrizu.ac.ir).

**ABSTRACT** This article presents a new high step-up quasi-Z-source-based dc-dc converter with switched boost techniques and voltage multiplier cells. Compared with the conventional Z-source-based converters, this converter not only can achieve high voltage gain but also has good efficiency at high output voltage and higher output power conditions. Most of the Z-source-based converters suffer from high current stress across the power MOSFETs and the operation in lower power. However, the other important advantages include very low input current ripple, low voltage and current stress across the power switches, no duty ratio limitation, and leakage current elimination by providing the common grounded feature. So, in this topology, the null of the output is connected to the negative terminal of the input dc source directly. Therefore, the leakage current can be eliminated completely. As a result, the proposed converter is suitable for renewable energy sources (RESs)' applications, such as photovoltaic (PV) systems. The mathematical analysis, operating principle for the proposed converter, and comparison with other converters are evaluated. Finally, in order to verify the accurate performance of the proposed converter and confirm the mentioned features of the proposed converter, a 1-kW laboratory prototype is built and tested.

**INDEX TERMS** DC–DC converter, high-voltage conversion, low current ripple, voltage multiplier cell, *Z*-source.

### I. INTRODUCTION

Recently, high step-up dc–dc converters are the most evaluated topics due to the importance of renewable energy sources (RESs) as clean energy in reducing global oil consumption. The output voltage of photovoltaic (PV) panels in the RES applications is a low-level voltage, so it is necessary to use the high step-up dc–dc converters in PV-based grid-connected or off-grid applications [1], [2], [3]. Some dc–dc converters with different structures have been presented in [4], [5], [6], and [7], which have a large duty ratio.

Accordingly, to prevent high current ripple with low efficiency, the Z-source converter and quasi-switched boost converter became effective structures with a small range of duty ratio [8], [9]. Furthermore, the voltage gains of both mentioned converters are the same and they can be used in various power conversions, such as ac–dc, dc–ac, ac–ac, and dc–dc [10], [11], [12], [13]. In [14], a new quasi-Z-source converter is presented that solves some drawbacks of the Z-source converter, such as discontinuous input current and leakage current, due to the lack of a common grounded connection between the null of output and negative terminal of input. However, these kinds of converters cannot provide voltage boosting feature and the low voltage stress on the semiconductors. Therefore, to provide high step-up voltage gain and decrease the voltage stresses, some Z-source-based converters with different structures are presented.



In [15], [16], [17], [18], [19], [20], and [21], various kinds of Z-source dc–dc converters with hybridization structures, cascaded structures, and the combination with switched capacitor cell and switched inductor cell have been presented. These converters cannot provide high voltage gain but the main switches in these converters have high voltage stress. In addition, the input current ripple is not low and some of the mentioned topologies are suffered from the lack of a common grounded feature. All the above-mentioned disadvantages cause high costs with low efficiency in a higher power.

In [22] and [23], switched Z-source/quasi-Z-source dc–dc converters with extra power switches have been proposed that cannot provide the common grounded feature and extended duty ratio. Also, in these converters, the voltage gain, output power, and overall efficiency are low. In [24], [25], [26], and [27], new isolated high step-up Z-source converters are presented, which can provide a high voltage gain by applying a higher turn ratio for the transformer. Meanwhile, it leads to lower efficiency at high powers because of high leakage inductance.

In [28] and [29], nonisolated coupled inductor-based Zsource and quasi-Z-source converters with voltage multiplier cells are presented. In these kinds of topologies, the coupled inductor needs a higher turn ratio than 1 to achieve high step-up voltage gain. A higher turn ratio decreases the normalized voltage stress of the power switch but increases the current stress and the conduction losses. As a consequence, they operate at a high power with low overall efficiency.

In this research article, a new high step-up Z-source network with switched boost and voltage multiplier techniques is proposed. In the proposed converter, two inductors of the network are coupled in the same magnetic core. The suggested converter not only decreases the voltage and current stress across the semiconductors but also can provide high voltage gain and desired efficiency at high power conditions compared with recently presented Z-source-based structures. Besides, the input current of the proposed converter is continuous with low ripple. Also, in the proposed converter, the null of the output is connected to the negative terminal of the input power supply directly. So, the proposed converter can provide the common grounded feature and leakage current elimination.

In addition, the proposed converter, operating at an input voltage of 60 V, offers versatile applications. It can efficiently harness solar energy through solar panels, converting it into a higher output voltage of 650 V suitable for integration with a three-phase inverter. This configuration enables seamless utilization in various contexts from solar power systems to electric vehicles. In the latter scenario, where 60-V lithium-ion battery cells serve as the input voltage source, the converter facilitates smooth power conversion, enabling connection to a three-phase inverter for driving and controlling the induction machine. This flexibility underscores its potential to drive sustainable energy solutions and advance electric vehicle technology, offering a promising pathway toward cleaner and more efficient power utilization.



FIGURE 1. PV-based configuration for the proposed dc-dc converter.

The motivation behind this article stems from the need for improved dc–dc converters, especially in the realm of RESs, such as PV systems. The traditional Z-source-based converters have limitations, including high current stress on power MOSFETs and inefficiency at high output voltages and power levels. To address these challenges, the article introduces a novel high step-up quasi-Z-source-based dc–dc converter with switched boost techniques and voltage multiplier cells.

This innovative converter not only achieves a high voltage gain but also maintains good efficiency even under demanding conditions. By incorporating switched boost techniques and voltage multiplier cells, it mitigates the drawbacks associated with conventional Z-source-based converters. Notably, it significantly reduces current stress on power switches, minimizes input current ripple, and eliminates duty ratio limitations. Additionally, the converter features a common grounded topology that directly connects the null of the output to the negative terminal of the input dc source, thereby completely eliminating leakage current.

The advantages of this proposed converter make it particularly well-suited for applications involving RESs, such as PV systems [30]. This issue is shown in Fig. 1. Its ability to operate efficiently, even at high output voltages and power levels, enhances its appeal for integration into such systems. By addressing key drawbacks of existing converter topologies, this new quasi-Z-source-based converter offers a promising solution to advance the performance of renewable energy applications, contributing to the ongoing transition toward sustainable energy utilization.

In summary, this article introduces a novel dc–dc converter based on a high step-up quasi-Z-source architecture, integrating switched boost techniques and voltage multiplier cells. In comparison with the traditional Z-source converters, this design not only achieves a high voltage gain but also demonstrates superior efficiency under high output voltage and increased power output conditions. Unlike many Z-source converters, which face challenges, such as excessive current stress on power MOSFETs and limited operation at lower power levels, this converter offers additional benefits, including minimal input current ripple, reduced voltage and current stress on power switches, absence of duty ratio constraints, and elimination of leakage current through a shared ground



FIGURE 2. Structure of the proposed quasi-z-source (QZS) dc-dc converter.

configuration. Consequently, by directly connecting the null of the output to the negative terminal of the input dc source, the leakage current is effectively eliminated. This feature renders the proposed converter particularly suitable for applications involving RESs, such as PV systems.

The rest of this article can be organized as follows. In Section II, the proposed topology and its operation modes and steady-state analysis are described in detail. In Section III, the design of passive parameters, such as capacitors and inductors, is provided. The small-signal analysis of the proposed converter is considered in Section IV. Section V provides the power losses of the converter and its overall efficiency in detail. Also, the comparison results between the other recent converters are presented in Section VI. Finally, in Section VII, the experimental results of the laboratory prototype at 1 kW are obtained and presented to prove the features of the proposed converter. Finally, Section VIII concludes this article.

### II. PROPOSED CONVERTER AND ITS OPERATING PRINCIPLE

In this section, the proposed converter and its operational modes are explained completely. The equivalent circuit of the proposed quasi-impedance source (QIS) converter is depicted in Fig. 2.

The direct connection of the grid null to the negative terminal of the input dc source serves as a fundamental design element in the proposed converter, as depicted in Fig. 2. By establishing this direct link, the converter achieves a common grounded feature, a critical aspect for electrical systems, especially those involving PV applications. This feature is particularly significant because it effectively eliminates leakage current, which is a common issue in PV-based converters.

Leakage current can arise due to various factors, such as insulation breakdown or parasitic capacitances, and it can lead to inefficiencies, safety concerns, and even system failures. However, with the proposed converter's innovative topology, this concern is effectively mitigated, enhancing the overall performance of PV systems.

By eliminating leakage current, the proposed converter not only ensures safer operation but also addresses key limitations associated with traditional PV converters. This breakthrough significantly enhances the efficiency and reliability of PV systems, making them more viable for widespread adoption in renewable energy integration efforts. In essence, the proposed converter represents a promising solution for renewable energy integration, offering improved performance, reliability, and safety in PV applications. Its ability to overcome leakage current restrictions marks a significant advancement in converter technology, paving the way for more efficient and sustainable energy systems.

In the proposed converter topology, the integration of an inductor and capacitor in series with the switch is aimed at achieving soft switching, which is vital for reducing switching losses and improving the overall efficiency. Soft switching refers to the technique of ensuring that the voltage or current across the switch transitions smoothly between its on and off states, minimizing the occurrence of abrupt changes that can lead to energy losses and electromagnetic interference.

To achieve soft switching, the values of the inductor and capacitor must be carefully chosen to resonate at a specific frequency, known as the resonance frequency. This resonance frequency is typically determined based on the operating conditions of the converter and the desired performance metrics, such as efficiency, voltage ripple, and switching frequency.

When the inductor and capacitor resonate at the desired frequency, the energy stored in the inductor is smoothly transferred to the capacitor and vice-versa, minimizing the voltage and current stress on the switch during the switching transitions. This resonance condition allows the switch to turn on and off under near-zero-voltage or current conditions, hence the term "soft switching."

Overall, the incorporation of an inductor and capacitor in series with the switch enables the proposed converter to operate more efficiently by minimizing switching losses and improving power conversion performance, making it a key aspect of modern power electronics design.

Considering Fig. 2, the QIS network converter with switched boost techniques consists of two winding coupled inductors  $L_1$  and  $L_2$  in one magnetic core, inductor  $L_3$ , capacitors  $C_1$ ,  $C_2$ , and  $C_3$ , diodes  $D_1$ ,  $D_2$ , and  $D_3$ , and switches  $S_1$ ,  $S_2$ , and  $S_3$ . The voltage multiplier cell includes capacitors  $C_4$  and  $C_5$ , and diodes  $D_4$  and  $D_5$ , which provide the connection of this network to the output using the output dc filter (diode  $D_Q$  and capacitor  $C_Q$ ).

The steady-state operational waveforms of the presented converter are illustrated in Fig. 3. Also, the operational principles of continuous conduction mode in this converter are expressed.

As a result, the inductors  $L_1$ ,  $L_2$ , and  $L_3$  and all of the capacitors are assumed to be large sufficiently and the utilized semiconductors are considered ideal.

Also, the switching gate pulse of switch  $S_1$  is 180° different from switches  $S_2$  and  $S_3$  during a switching period. The steady-state performance of the presented converter can be categorized into four modes. The equivalent circuit of each mode is shown in Fig. 4 and explanations of them are as follows.

*Mode 1* [ $t_0 < t < t_1$ ]: The equivalent circuit of this mode is shown in Fig. 4(a). At  $t = t_0$ , the power switch  $S_1$  is turned on and diodes  $D_2$ ,  $D_3$ , and  $D_5$  are in the conducting state. The



FIGURE 3. Steady-state operational waveforms of the presented converter.

energy from input voltages transferred to  $L_1$  and  $L_2$  and their currents increased linearly. Also, during this mode, the capacitor  $C_3$  is charged through the inductor  $L_3$  and input power supply, so the current of  $L_3$  decreases linearly. In addition, the capacitor  $C_5$  is charged by  $C_3$  and  $C_4$  through the diode  $D_5$ and as well as the output capacitor  $C_0$  feeds the load. In this time interval, the following equations are obtained:

$$\frac{dI_{L1}}{dt} = \left( \left( V_{\rm in} + V_{C2} \right) L_2 - V_{C1} M \right) / M^2 - L_1 L_2 \tag{1}$$

$$\frac{dI_{L2}}{dt} = (V_{C1}L_1 - (V_{\rm in} + V_{C2})M)/M^2 - L_1L_2 \qquad (2)$$

$$V_{L1} = V_{\rm in} + V_{C2} \tag{3}$$

$$V_{L2} = V_{C1} \tag{4}$$

$$V_{L3} = V_{\rm in} - V_{C3}$$
 (5)

$$V_{C5} = V_{C3} + V_{C4}.$$
 (6)

In (1) and (2), *M* is the mutual inductance of the coupled inductor, and  $k = M/\sqrt{L_1L_2}$  is the coupling coefficient.

*Mode 2*  $[t_1 < t < t_2]$ : At the beginning of this mode, the switch  $S_1$  is turned off and diode  $D_5$  is reversed bias. Diodes  $D_2$  and  $D_3$  are still conducting and diodes  $D_1$  and  $D_0$  start to conduct. Also, in this mode, the power switches  $S_2$  and  $S_3$  are still turned off. In this mode, the inductor  $L_1$  and input energy source charge the capacitor  $C_1$  and, simultaneously, the inductor  $L_2$  transfers the stored energy into capacitor  $C_2$ . Therefore, the currents of  $L_1$  and  $L_2$  are decreased. On the other side, the stored energy in inductance  $L_3$  still charges the capacitor  $C_5$  is injected to the output capacitor and load. The current direction of this mode is shown in Fig. 4(b). In this mode, the following equations can be written:

$$\frac{dI_{L1}}{dt} = \left( \left( V_{\rm in} - V_{C1} \right) L_2 + V_{C2} M \right) / M^2 - L_1 L_2 \tag{7}$$



**FIGURE 4.** Operation modes of the proposed dcdc converter. (a) Mode1 , (b) Mode2, (c) Mode3.

V

$$\frac{dI_{L2}}{dt} = -\left(V_{C2}L_1 + \left(V_{\rm in} - V_{C1}\right)M\right)/M^2 - L_1L_2 \quad (8)$$

$$V_{L1} = V_{\rm in} - V_{C1}$$
 (9)

$$V_{L2} = -V_{C2} (10)$$

$$V_O = V_{C1} + V_{C2} + V_{C5}.$$
 (11)

*Mode 3* [ $t_2 < t < t_3$ ]: In this mode, the power switches  $S_2$  and  $S_3$  are turned on, diodes  $D_1$  and  $D_0$  are still conducting the current, and diode  $D_4$  starts to turn on. The equivalent circuit with the current paths of this mode is shown in Fig. 4(c).

The energy of inductors  $L_1$  and  $L_2$  is still decreasing as same as the previous mode but inductor  $L_3$  is charged by capacitor  $C_3$  and input voltage source. Also, in this time interval, the energy of the coupled inductor ( $L_1$  and  $L_2$ ) charges the capacitor  $C_4$  by conducting the diode  $D_4$ . By using Kirchhoff's voltage law in this mode, the equations of this mode are achieved as follows:

$$V_{L3} = V_{\rm in} + V_{C3} \tag{12}$$

$$V_{C4} = V_{C1} + V_{C2} + V_{C3}.$$
 (13)

*Mode 4* [ $t_3 < t < t_4$ ]: At  $t = t_3$ , all power switches  $S_1$ ,  $S_2$ , and  $S_3$  are turned off again and mode 2 is repeated for the second time in a time period.

Also, the equivalent circuit of this mode is the same as mode 2, and the current values are changed, as it is shown in Fig. 3. After  $t_4$ , the power switch  $S_1$  is turned on again and mode 1 is repeated for the next time period.

The number of windings' turns for the secondary and primary sides of the coupled inductor is considered equal  $(N_1 = N_2 = N)$  due to the same voltage.

By applying the voltage-second principle across  $L_1$ ,  $L_2$ , and  $L_3$  and using (3)–(5), (9), (10), and (12), the voltages of capacitors  $C_1$ ,  $C_2$ , and  $C_3$  can be expressed as follows:

$$V_{C1} = \frac{1 - D}{1 - 2D} V_{\rm in} \tag{14}$$

$$V_{C2} = \frac{D}{1 - 2D} V_{\rm in}$$
(15)

$$V_{C3} = \frac{1}{1 - 2D} V_{\rm in} \tag{16}$$

where *D* is the switching duty cycle of the proposed converter during the full switching period. From mode 3 and using (13)–(16), the voltage of capacitor  $C_4$  can be attained as follows:

$$V_{C4} = \frac{2}{1 - 2D} V_{\rm in}.$$
 (17)

By substituting (16) and (17) into (6), the voltage of capacitor  $C_5$  can gained as follows:

$$V_{C5} = \frac{3}{1 - 2D} V_{\rm in}.$$
 (18)

By substitution of (14), (15), and (18) into (11), the output voltage can be attained as follows:

$$V_O = \frac{4}{1 - 2D} V_{\rm in}.$$
 (19)

The voltage gain of the presented converter is determined as follows:

$$G = \frac{V_o}{V_{\rm in}} = \frac{4}{1 - 2D}.$$
 (20)

To facilitate calculation, it is assumed that the power losses are ignorable. Also, it should be assumed that the input and output powers are equal and (21) and (22) are written as follows:

$$V_O I_O = V_{\rm in} I_{\rm in} = V_{\rm in} \left( I_{L1} + I_{L3} \right) \tag{21}$$

$$I_{L1} = I_{L3}.$$
 (22)

Therefore, considering (20), the input current and the average current values of all inductors can be attained as follows:

$$I_{\rm in} = \frac{4}{1 - 2D} I_O \tag{23}$$

$$I_{L1} = I_{L2} = I_{L3} = \frac{2}{1 - 2D} I_O.$$
 (24)

By using Kirchhoff's current law and ampere-second balance principle, all the capacitors' average currents in a time period can be obtained when they are in charging or discharging modes

$$I_{C1-\text{charge}} = \frac{2D}{(1-D)(1-2D)}I_O$$

$$I_{C1-\text{discharge}} = -\frac{2}{(1-2D)}I_O$$
(25)

$$I_{C2-\text{charge}} = \frac{2D}{(1-D)(1-2D)}I_O$$

$$I_{C2-\text{discharge}} = -\frac{2}{(1-2D)}I_O$$
(26)

$$I_{C3-charge} = \frac{1}{(1-D)(1-2D)} I_O$$

$$I_{C3-discharge} = -\frac{1}{D(1-2D)} I_O$$
(27)

$$\begin{bmatrix} I_{C4-\text{charge}} &= \frac{1}{D}I_O\\ I_{C4-\text{discharge}} &= -\frac{1}{D}I_O \end{aligned} (28)$$

$$\begin{bmatrix} I_{C5-\text{charge}} &= \frac{1}{D}I_O\\ I_{C5-\text{discharge}} &= -\frac{1}{1-D}I_O \end{aligned} (29)$$

$$I_{CO-\text{charge}} = \frac{D}{1-D}I_O$$

$$I_{CO-\text{discharge}} = I_O.$$
(30)

The normalized voltage stresses across power switches  $(S_1-S_3)$  are founded as follows:

$$V_{S1} = V_{S2} = V_{S3} = \frac{1}{1 - 2D} V_{\text{in}} = \frac{V_O}{4}.$$
 (31)

The maximum normalized voltage stresses across power diodes  $D_1$ ,  $D_2$ ,  $D_3$ , and  $D_0$  are expressed as follows, when they are reversed biased:

$$V_{D1} = V_{D2} = V_{D3} = V_{D0} = \frac{1}{1 - 2D} V_{\text{in}} = \frac{V_0}{4}.$$
 (32)

Also, the maximum normalized voltage stresses across power diodes  $D_4$  and  $D_5$  during mode 1 and mode 3 are obtained as follows, respectively:

$$V_{D4} = V_{D5} = \frac{3}{1 - 2D} V_{\text{in}} = \frac{3V_O}{4}.$$
 (33)

The current stresses of semiconductors can be expressed as follows:

$$I_{S1} = I_{L1} + I_{L2} + I_{C5-\text{charge}} = \frac{1+2D}{D(1-2D)}I_O \quad (34)$$

$$I_{S2,S3} = I_{C3-\text{Discharge}} = \frac{1}{D(1-2D)} I_O$$
(35)

$$I_{D1} = I_{L1} + I_{C2-\text{charge}} = \frac{2}{(1-D)(1-2D)} I_O \quad (36)$$

$$I_{D2,D3} = I_{C3-\text{charge}} = \frac{1}{(1-D)(1-2D)} I_O$$
(37)

$$I_{D4} = I_{D5} = \frac{1}{D} I_O \tag{38}$$

$$I_{DO} = I_{C5-\text{discharge}} = \frac{1}{1-D} I_O.$$
(39)

### **III. PARAMETER DESIGN OF THE PRESENTED CONVERTER**

In this section, the desired values of passive elements (inductors and capacitors) are calculated.

# A. CALCULATION OF THE INDUCTANCE VALUES OF INDUCTORS

To calculate the inductance values of used inductors, assuming that the current ripple of inductors is  $\Delta I_L$  and the inductor voltage during the on-state can be defined as follows:

$$V_L = L \frac{\Delta I_L}{DT_S}.$$
(40)

By substituting (14) into (3) and (15) into (10), the voltage of both  $L_1$  and  $L_2$  is equal when switch  $S_1$  is on and off

$$V_{L_1} = V_{L_2} = \frac{(1-D)V_{\text{in}}}{(1-2D)}$$
(41)

$$V_{L_1} = V_{L_2} = \frac{-DV_{\text{in}}}{(1-2D)}.$$
(42)

Considering (41) and (42), it is assumed that the number of turns in the primary and secondary sides of the coupled inductor is equal ( $N_1 = N_2$ ). This means that the average values of the two inductive currents are the same. Therefore, by using (40) and (41), the two inductors can be designed as follows:

$$L_1 = L_2 = \frac{(1-D)DV_{\rm in}}{(1-2D)f_s\Delta I_{L1}}.$$
(43)

As well as, by using (12), (16), and (40) during the on-state, the inductor  $L_3$  can be designed as follows:

$$L_3 = \frac{(2-2D)DV_{\rm in}}{(1-2D)f_S\Delta I_{L3}}$$
(44)

where  $f_S$  is the switching frequency.

# B. CALCULATION OF THE CAPACITANCE VALUES OF CAPACITORS

To calculate the capacitance values of the used capacitors, assuming that the voltage ripple of capacitors is  $\Delta V_C$  and the passing current of the capacitor during the on-state can be defined as follows:

$$I_C = C \frac{\Delta V_L}{DT_S}.$$
(45)

Substituting (14)–(18) and (25)–(30) into (45), the minimum value of each capacitor can be designed as follows:

$$C_1 \ge \frac{8D}{(1-D)(1-2D)R_L f_S r_C \%}$$
(46)

$$C_2 \ge \frac{8}{(1-2D)R_L f_S r_C \%}$$
(47)

$$C_3 \ge \frac{4}{(1-2D)R_L f_S r_C \%}$$
(48)

$$C_4 \ge \frac{2}{R_L f_S r_C \%} \tag{49}$$

$$C_5 \ge \frac{4}{3R_L f_S r_C \%} \tag{50}$$

$$C_O \ge \frac{D}{R_L f_S r_C \%}.$$
(51)

where  $f_S$  is the switching frequency and  $r_C$ % is the voltage ripple percentage.

### IV. SMALL-SIGNAL ANALYSIS AND CLOSED-LOOP CONTROL SYSTEM

For small-signal analysis, the state variables are defined in the proposed converter using passive elements, which include capacitors and magnetizing inductance of the coupled inductor and simple inductor. Based on the main time intervals of switching on and off in the power switch, the average state space of the whole system can be defined, and using the method of small-signal modeling and linearization of converter-mode variables, the open-loop system conversion function from output voltage to duty cycle is obtained. Finally, to stabilize the output voltage, by defining a closedloop system and adjusting the controller, the stability of the whole system will be checked.

First, in the proposed converter, the inductor current  $(i_{L1})$ , the inductor current  $(i_{L3})$ , and the voltage of capacitors  $(V_{C1}-V_{CO})$  are selected as state variables. Therefore, the vector of state variables (x), the input voltage vector (u), and the output voltage vector (y) are considered as follows:

$$\begin{cases} x^{T} = [i_{L1} \quad i_{L3} \quad V_{C1} \quad V_{C2} \quad V_{C3} \quad V_{C4} \quad V_{C5} \quad V_{C0}] \\ u^{T} = [d] \\ y^{T} = [V_{\text{out}}]. \end{cases}$$
(52)

Based on the main time intervals of the proposed converter operation and considering the series resistance  $r_L$  with inductors and series resistance  $r_C$  in capacitors circuit loops, valid state-space variables can be obtained. Equivalent circuits for the three modes of converter operation are shown in Fig. 4.

The matrix of system state-space variables for the circuit of Fig. 4(a) in the first operation mode is obtained as (53)and (54) shown at the bottom of the next page. The matrix of system state-space variables of the desired system for the circuit of Fig. 4(b) in the second and fourth operating modes is obtained as (55) shown at the bottom of the next page. The matrix of system state-space variables for the circuit of Fig. 4(c) in the third operation mode is obtained as (56) shown at the bottom of the next page.

By using the main modes for the presented converter, the average state space of the system can be considered as (57) shown at the bottom of the next page. Based on (57), the total average state space, the time interval of the first-mode matrix will be d(t), the time interval of the third-mode matrix will be d(t), and the time interval of the second- and fourth-mode matrices will be  $\frac{1-d(t)}{2}$ , in which the coefficients *A*, *B*, *C*, and *D* are constant matrices and they can be obtained

as (58)–(60) shown at the bottom of the next page, respectively. Based on the method of small-signal modeling, the state variables, output, input voltages, and duty cycles containing two parts of dc  $(\bar{X}, \bar{Y}, \bar{U}, \bar{D})$  and ac  $(\tilde{x}, \tilde{y}, \tilde{u}, \tilde{d})$  can be written as (61) shown at the bottom of the next page.

It is supposed that the ac values are small and do not change considerably during one period. Therefore, the small-signal model can be displayed as (62) shown at the bottom of the next page. Thus, matrices A', B', C', and D' have constant values and can be obtained as relations (63)–(65) shown at the bottom of the next page.

The values for all the elements used in the third proposed converter, which have also been used in the practical results, are summarized in Table 1. Given these values, the matrices A', B', C', and D' are computed. Therefore, the open-loop transfer function of the proposed converter from the output voltage to the duty cycle can be calculated as (66) shown at the

bottom of the next page, using MATLAB software. According to (66), it can be seen that all the poles of the open-loop system are located on the left side of the  $j\omega$ -axis. This concept means that the open-loop system is stable but does not have the desired stability and may be out of stability with minimal changes. The block diagram of the closed-loop voltage control system for the first proposed converter is shown in Fig. 5.

The transfer function  $G_C(S)$  is a proportional–integral (PI) controller in which the control coefficients  $K_i$  and  $K_P$  are set to 0.00005 and 0.000001, respectively.

To ensure stability in controlling the converter, it is essential to adjust the coefficients of the PI controller. These coefficients determine the response of the controller and are typically determined using MATLAB software, where they are programmed based on predefined relationships. Alternatively, trial-and-error methods can be employed to find suitable values for these coefficients.

$$\begin{bmatrix} \frac{d_{11}}{d_{11}}\\ \frac{d_{12}}{d_{11}}\\ \frac{d_{12}}{d_{12}}\\ \frac{d_{12}}{d_{11}}\\ \frac{d_{12}}$$

$$\begin{cases} \dot{x} = Ax + Bu\\ y = Cx + Du \end{cases}$$
(57)

In more detail, the PI controller operates by comparing the desired output of the system (reference signal) with the actual output and generating an error signal. The proportional term of the controller responds to the current error signal, while the integral term integrates past errors over time. Adjusting the PI controller coefficients allows for fine-tuning the controller's response to achieve stable and optimal performance of the converter. By programming these coefficients in MATLAB or through iterative trial-anderror, engineers can effectively adjust the controller to meet the desired control objectives and ensure stability in the system.

$$A = \begin{bmatrix} \frac{-r_{1}}{t_{1}} & 0 & \frac{d(r)-1}{t_{2}} & \frac{d(r)}{t_{1}} & 0 & 0 & 0 & 0 \\ \frac{a-(r_{1}+1)d(r)}{bc_{1}} & 0 & -\frac{-r_{1}}{c_{1}c_{1}} & -\frac{-r_{1}}{c_{1}c_{2}} & -\frac{d(r_{1}}{c_{1}c_{1}} & \frac{d(r_{1})-1}{c_{1}c_{1}} & \frac{d(r_{1})-1}{c_{1}c_{1}c_{1}} & \frac{d(r_{1})-1}{c_{1}c_{1}} & \frac$$

639

| TABLE 1. Speci  | fications of the | Proposed | Converter to | Find the | Dynamic |
|-----------------|------------------|----------|--------------|----------|---------|
| Response of the | e System         |          |              |          |         |

| Parameters                                     | Specifications                      |  |  |  |
|------------------------------------------------|-------------------------------------|--|--|--|
| Vin                                            | 60 V                                |  |  |  |
| $V_o$                                          | 655 V                               |  |  |  |
| $P_o$                                          | 1000 W                              |  |  |  |
| Duty cycle                                     | 0.325                               |  |  |  |
| Inductor $L_3$                                 | $700\mu\mathrm{H}$                  |  |  |  |
| Primary of coupled inductor $L_I$<br>$n_1:n_2$ | $350 \mu \text{H}$<br>$n_1:n_2=1:1$ |  |  |  |
| r <sub>C</sub>                                 | 0.02 Ω                              |  |  |  |
| $r_L$                                          | 0.02 Ω                              |  |  |  |
| $C_3, C_1, C_2$                                | 220 µ F                             |  |  |  |
| $C_4$                                          | 22 µ F                              |  |  |  |
| $C_5$                                          | 100 µ F                             |  |  |  |
| Co                                             | $100\mu\mathrm{F}$                  |  |  |  |



**FIGURE 5.** Block diagram of the closed-loop control system of the proposed converter.

Therefore, the corresponding transmission function of the closed-loop voltage control system can be expressed as follows:

$$G_{CV}(s) = G_C(s)G(s).$$
(67)

The bode diagram of the open-loop system G(S) and the transfer function of the closed-loop control system  $G_C(S)$  are shown in Fig. 6. The gain margin (GM) and phase margin (PM) for the open-loop system are 4.35 dB and  $-88.82^\circ$ , respectively, indicating that the open-loop system is unstable.

The GM and PM should be positive ranges (GM > 0 dB) and (PM > 0°), which are 29 dB and 90.2° for the closed-loop system, respectively. These values prove that the closed-loop system is stable with the PI controller and that any change in the output load or input voltage will not impede the stability of the system.

### **V. POWER LOSS AND EFFICIENCY ANALYSIS**

In this section, using the values of voltages, average and effective values of currents of all elements, internal resistance, and some characteristics of semiconductors, the losses of the



FIGURE 6. Bode diagram of the control system for the proposed converter.

proposed converter are calculated and finally, using the input, output power, and wasted power of the converter, the efficiency value can be obtained. The effective current (rms) values of all the elements used in the proposed converter are given in Table 2. Specifications related to loss calculations for all elements are also collected in Table 3.

By using Table 3, at first, the losses of power switches can be calculated as follows, which are obtained from the sum of conduction losses  $P_{\text{Con}}$  and switching losses  $P_{\text{Sw}}$ 

$$P_{S} = P_{Sw} + P_{Con} = R_{DS-on}i_{S,RMS}^{2} + 0.5f_{s}\left(t_{r} + t_{f}\right)i_{S,av}V_{s}.$$
(68)

In this equation,  $R_{DS-on}$  is the MOSFET internal resistance,  $i_{S,RMS}$  is the rms current of the switch,  $f_s$  is the switching frequency,  $t_r$  and  $t_f$  are the on- and off-times of the switch, and  $V_S$  and  $i_{S,av}$  are the voltage stress and average current of the switch, respectively.

As observed, the individual losses of the switches were calculated and from the sum of conduction losses  $P_{\text{Con}}$  and switching losses  $P_{\text{Sw}}$ , their total losses are obtained as follows:

$$P_{S-tot} = P_{Sw} + P_{Con} = 6.33 + 11.1 = 17.4 \,\mathrm{W}.$$
 (69)

The total losses of power diodes can be defined as follows, which are obtained from the sum of the individual losses of the diodes:

$$P_D = \sum_{1}^{n} \left( V_{FD} i_{Dn,av} + r_d i_{Dn,RMS}^2 \right)$$
  
=  $P_{D1} + P_{D2} + P_{D3} + P_{D4} + P_{D5} + P_{D0} = 22.65 \text{ W}.$  (70)

In this regard,  $r_d$  is the internal resistance of the diode,  $i_{D,\text{RMS}}$  is the rms current of the diode,  $i_{D-\text{av}}$  is the average current passing through the diode, and  $V_{FD}$  is the voltage drop of the diode. The total losses of the converter capacitors can be obtained from the sum of the individual losses of the

| Component                         | RMS Current Values                                                                    |
|-----------------------------------|---------------------------------------------------------------------------------------|
| $S_{I}$                           | $i_{S1,RMS} = \frac{1+2D}{D(1-2D)} \sqrt{D} I_O$                                      |
| S <sub>2</sub> and S <sub>3</sub> | $i_{S1,RMS} = \frac{1}{D(1-2D)} \sqrt{D} I_O$                                         |
| <b>D</b> 1                        | $i_{D1-RMS} = \frac{2}{(1-D)(1-2D)} \sqrt{1-DI_O}$                                    |
| D <sub>2</sub> and D <sub>3</sub> | $i_{D2,3-RMS} = \frac{1}{(1-D)(1-2D)} \sqrt{1-DI_0}$                                  |
| D <sub>4</sub> and D <sub>5</sub> | $i_{D4,5-RMS} = \frac{\sqrt{D}}{D} I_O$                                               |
| Do                                | $i_{DO-RMS} = \frac{\sqrt{1-D}}{1-D} I_O$                                             |
| $L_{1}, L_{2}, L_{3}$             | $i_{L-RMS} = \sqrt{\left[\left(I_{L-avg}\right)^2 + \frac{1}{12}\Delta I_L^2\right]}$ |
| <i>C</i> <sub>1</sub>             | $i_{C1,RMS} = \left(\frac{2}{(1-2D)}\right) \sqrt{\frac{D}{(1-D)}} I_O$               |
| <i>C</i> <sub>2</sub>             | $i_{C2,RMS} = \left(\frac{2}{(1-2D)}\right) \sqrt{\frac{D}{(1-D)}} I_O$               |
| <i>C</i> <sub>3</sub>             | $i_{C3,RMS} = \frac{1}{(1-2D)\sqrt{D(1-D)}}I_{O}$                                     |
| <i>C</i> <sub>4</sub>             | $i_{C4,RMS} = \sqrt{\frac{2}{D}} I_O$                                                 |
| <i>C</i> <sub>5</sub>             | $i_{\rm C5,RMS} = \frac{1}{\sqrt{D(1-D)}} I_o$                                        |
| Co                                | $i_{\rm CO,RMS} = \sqrt{\frac{D}{(1-D)}} I_O$                                         |

TABLE 2. Effective Current Relations (RMS) of All Elements Used in the Proposed Converter

TABLE 3. Specifications of the Proposed Converter Elements for Calculating Losses

| Component                              | Specifications                     |
|----------------------------------------|------------------------------------|
| Power MOSFETs                          | $R_{\rm DS}=0.04~\Omega,$          |
| <i>S</i> 1, <i>S</i> 2, and <i>S</i> 3 | tf = 23 ns, tr = 94 ns             |
| Diodes D1, D4, and D5                  | $R_{D1} = 0.0047 \ \Omega,$        |
|                                        | $V_{FD1} = 1.1 V$                  |
| Diodes $D2$ , $D3$ , and $D_0$         | $R_{\rm D} = 0.015 \ \Omega,$      |
|                                        | $V_{FD1} = 0.75 V$                 |
| Capacitors                             | $r_{\rm C} = 0.02 \ \Omega$        |
| Inductor L3                            | $r_{L3} = 0.015 \ \Omega$          |
| Coupled windings L1 and L2             | $r_{L1} = r_{L2} = 0.023 \ \Omega$ |

capacitors

$$P_{C} = \sum_{1}^{n} r_{C} i_{Cn,RMS}^{2}$$
  
=  $P_{C1} + P_{C2} + P_{C3} + P_{C4} + P_{C5} + P_{C0} = 3.91 \,\text{W}.$  (71)



**FIGURE 7.** Loss analysis. (a) Power loss distribution of various components for the presented converter. (b) Efficiency of the converter for various output powers.

In this regard,  $r_C$  is the internal resistance of the capacitor, and  $i_{C,RMS}$  is the rms current of the capacitor. In this section, the total losses of the third proposed converter inductors can be obtained from the sum of the individual losses of copper loss and core loss. Converter copper losses are obtained from the following equation:

$$P_{\rm cu-L} = r_{L1}i_{L1,\rm RMS}^2 + r_{L2}i_{L2,\rm RMS}^2 + r_{L3}i_{L3,\rm RMS}^2 = 7.07\,\rm W.$$
(72)

In this regard,  $r_L$  is the series resistance of the winding and  $i_{L,RMS}$  is the rms current of the inductor windings. Cores' losses of the converter are defined using [31] as follows:

$$P_{\text{Core}} = K_C f_S^{\alpha} \Delta B^{\beta} \alpha. \tag{73}$$

In this regard, the coefficient  $K_C$  depends on the weight and volume of the core and the coefficients  $\alpha$  and  $\beta$  according to the switching frequency are obtained from the datasheet of the desired core. The change in core flux density in the proposed converter is defined as the following relation using the number of windings turns:

$$\Delta B_{-L1} = \frac{(N_{L1}\Delta I_{L1} + N_{L2}\Delta I_{L2})\,\mu_0}{l_{g-L1}}$$
$$= \frac{2 \times 22 \times 0.31 \times 8.74 \times 4\pi \times 10^{-7}}{1.28 \times 10^{-3}} = 0.116\,\mathrm{T}$$
(74)

$$\Delta B_{-L3} = \frac{N \Delta I_{L3} \mu_0}{l_{g-L3}} = \frac{44 \times 0.31 \times 8.74 \times 4\pi \times 10^{-7}}{2.56 \times 10^{-3}}$$
$$= 0.058 \,\mathrm{T} \tag{75}$$

| Pof         |   | Nur | nber o | f   | Voltage<br>gain       | Switch Ma                       | ximum Normalized                                             | fs    | Vin    | Pout | Eff  | Common | Input<br>Current |  |
|-------------|---|-----|--------|-----|-----------------------|---------------------------------|--------------------------------------------------------------|-------|--------|------|------|--------|------------------|--|
| Kei         | s | D   | С      | M.C | (M)                   | Voltage<br>stress               | Current stress                                               | [kHz] | -Vo    | [kW] | [%]  | ground | ripple           |  |
| QZS<br>[14] | 1 | 2   | 3      | 2   | $\frac{1}{1-2D}$      | MV <sub>in</sub>                | 2 <i>I</i> <sub>in</sub>                                     | 50    | 24-120 | 0.04 | 94.5 | Yes    | High             |  |
| [19]        | 1 | 5   | 7      | 3   | $\frac{2+D}{1-2D}$    | $\frac{(2M+1)}{5}V_{\rm in}$    | $\frac{(M-1)(1+2M)}{M(M-2)}I_{\rm in}$                       | 40    | 24-365 | 0.2  | 90.3 | No     | High             |  |
| [21]        | 2 | 5   | 7      | 4   | $\frac{3+2D}{1-2D}$   | $\frac{(M+1)}{4}V_{\rm in}$     | $\frac{(M-1)(1+M)}{M(M-3)}I_{\rm in}$                        | 50    | 20-300 | 0.2  | 78   | No     | High             |  |
| [23]        | 2 | 5   | 5      | 2   | $\frac{3-3D}{(1-3D)}$ | $\frac{(M-1)V_{\rm in}}{2}$     | $\frac{4M^2 - 9M + 3}{M(M - 3)}I_{\rm in}$                   | 100   | 40-240 | 0.14 | 98   | No     | High             |  |
| [26]        | 4 | 4   | 3      | 2   | $\frac{2n}{1-2D}$     | $\frac{MV_{\rm in}}{2n}$        | $\frac{2M}{M-2n}I_{\rm in}$                                  | 10    | 80-400 | 0.45 | 93.7 | No     | High             |  |
| [27]        | 4 | 4   | 10     | 4   | $\frac{2n}{1-2D}$     | $\frac{MV_{\rm in}}{2n}$        | $\frac{M}{M-2n}I_{\rm in}$                                   | 50    | 60-400 | 0.3  | 94.7 | No     | Low              |  |
| [28]        | 1 | 5   | 7      | 3   | $\frac{2n+1-D}{1-2D}$ | $\frac{(2M-1)}{4n+1}V_{\rm in}$ | $\frac{\left(2M-1\right)^2}{M\left(M-2n-1\right)}I_{\rm in}$ | 100   | 24-300 | 0.1  | 89   | No     | High             |  |
| [29]        | 1 | 4   | 5      | 2   | $\frac{2+n}{1-2D}$    | $\frac{MV_{\text{in}}}{2+n}$    | $\frac{(4+2n)M-2n^2-6n-4}{(M-n-2)(2+n)}I_{\rm in}$           | 50    | 60-580 | 0.5  | 95.5 | Yes    | High             |  |
| prop        | 3 | 6   | 6      | 2   | $\frac{4}{1-2D}$      | $\frac{MV_{\text{in}}}{4}$      | $\frac{M-2}{M-4}I_{\rm in}$                                  | 40    | 60-650 | 1    | 94.6 | Yes    | Low              |  |

TABLE 4. Comparison Results of the Presented Converter and Other Z-Source DC-DC Converters

S: Switch, D: Diode, C: Capacitor, and M.C: Magnetic core.

TABLE 5. Comparison Results of the Presented Converter and Other Topologies Based on Voltage and Current Stress, and Power Density

| Ref                                   | Voltage<br>gain       | Switch Maximum Normalized       |                                                              |                                 | Inductor's total  | Diode's total  | P <sub>out</sub> | Total<br>Volume    | Power Density<br>(W/mm <sup>3</sup> ) (*10 <sup>-4</sup> ) |
|---------------------------------------|-----------------------|---------------------------------|--------------------------------------------------------------|---------------------------------|-------------------|----------------|------------------|--------------------|------------------------------------------------------------|
| i i i i i i i i i i i i i i i i i i i | (M)                   | Voltage<br>stress               | Current s                                                    | stress                          | current stress    | current stress | [K ** ]          | (mm <sup>3</sup> ) |                                                            |
| QZS<br>[14]                           | $\frac{1}{1-2D}$      | $MV_{\rm in}$                   | $\frac{4M}{M-1}$                                             | I <sub>in</sub>                 | $2GI_o$           | $(G+1)I_O$     | 0.04             | -                  | -                                                          |
| [19]                                  | $\frac{2+D}{1-2D}$    | $\frac{(2M+1)}{5}V_{\rm in}$    | $\frac{(M-1)(1+2)}{M(M-2)}$                                  | $\frac{2M}{2}I_{in}$            | $(2G+1)I_o$       | $(G+4)I_o$     | 0.2              | 363249.68          | 4.12                                                       |
| [21]                                  | $\frac{3+2D}{1-2D}$   | $\frac{(M+1)}{4}V_{\rm in}$     | $\frac{(M-1)(1+1)}{M(M-3)}$                                  | $\frac{M}{3}I_{in}$             | $2GI_o$           | $(G+3)I_O$     | 0.2              | 546481.66          | 3.65                                                       |
| [23]                                  | $\frac{3-3D}{(1-3D)}$ | $\frac{(M-1)V_{\rm in}}{2}$     | $Iin \qquad \frac{4M^2}{M}$                                  | $\frac{-9M+3}{(M-3)}I_{\rm in}$ | $2(G-1)I_{O}$     | $(2G+1)I_o$    | 0.14             | 173740             | 8.11                                                       |
| [26]                                  | $\frac{2n}{1-2D}$     | $\frac{MV_{\rm in}}{2n}$        | $\frac{2M}{M-2n}$                                            | $\frac{2M}{M-2n}I_{\rm in}$     |                   | $(G+2)I_o$     | 0.45             | 320996.71          | 14.01                                                      |
| [27]                                  | $\frac{2n}{1-2D}$     | $\frac{MV_{\rm in}}{2n}$        | $\frac{M}{M-2n}$                                             | $rac{M}{M-2n}I_{ m in}$        |                   | $(G+4)I_o$     | 0.3              | 263805.3           | 11.37                                                      |
| [28]                                  | $\frac{2n+1-D}{1-2D}$ | $\frac{(2M-1)}{4n+1}V_{\rm in}$ | $\frac{\left(2M-1\right)^2}{M\left(M-2n-1\right)}I_{\rm in}$ |                                 | $(2G+n)I_O$       | $(G+4)I_o$     | 0.1              | 247203.13          | 4.04                                                       |
| [29]                                  | $\frac{2+n}{1-2D}$    | $\frac{MV_{\rm in}}{2+n}$       | $\frac{(4+2n)M - 2n^2 - 6n - 4}{(M - n - 2)(2 + n)}$ in      |                                 | $(2G+n)I_O$       | $(G+3)I_O$     | 0.5              | 247165.39          | 20.22                                                      |
| prop                                  | $\frac{4}{1-2D}$      | $\frac{MV_{in}}{4}$             | $\frac{M}{2(M-4)}I_{\rm in}$                                 | $\frac{M-2}{M-4}I_{\rm in}$     | $\frac{3}{2}GI_o$ | $(G+3)I_o$     | 1                | 260984.7           | 3.83                                                       |

S: Switch, D: Diode, C: Capacitor, and M.C: Magnetic core.

where parameters  $l_{g-L1}$  and  $l_{g-L3}$  represent the air gap within the EE cores, a crucial factor in determining the number of winding turns for the inductors' design. The air gap is deliberately introduced to mitigate core saturation in these types of inductors. Core saturation occurs when the magnetic flux within the core reaches a maximum level, limiting the inductor's ability to store energy efficiently and leading to performance degradation.

To prevent core saturation and ensure optimal performance, designers carefully calculate the required air gap based on factors, such as the material properties of the core and the expected operating conditions of the inductor. By introducing an air gap, the magnetic flux is dispersed more evenly throughout the core, allowing for increased energy storage capacity and preventing magnetic saturation.

Using (71)–(73), the values of the flux density changes of each core were obtained. Therefore, the losses of each core are calculated separately as follows:

$$P_{\text{Core\_L1}} = 0.41 \times 5.59 \times 10^{-4} \times (40k)^{1.43} \times (0.116)^{2.85}$$
$$= 1.92 \text{ W}$$
(76)



| Ref         | Voltage<br>gain<br>(M) | Total current stress<br>on switches                          | Total<br>voltage<br>stress on<br>switches | Total<br>voltage<br>stress on<br>diodes    | Total voltage<br>stress on<br>capacitors                         | TCSF                                                                | TSDP                                             | Inductor ripple<br>at the same<br>condition |
|-------------|------------------------|--------------------------------------------------------------|-------------------------------------------|--------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------|
| QZS<br>[14] | $\frac{1}{1-2D}$       | $\frac{4M}{M-1}I_{\rm in}$                                   | $MV_{ m in}$                              | 2MV <sub>in</sub>                          | $2MV_{\rm in}$                                                   | 5 <i>MV</i> <sub>in</sub>                                           | $\frac{4M^2}{M-1}P_o$                            | 30%                                         |
| [19]        | $\frac{2+D}{1-2D}$     | $\frac{(M-1)(1+2M)}{M(M-2)}I_{\rm in}$                       | $\frac{\left(2M+1\right)}{5}V_{\rm in}$   | $(2M+1)V_{\rm in}$                         | $\frac{13M-6}{5}V_{\rm in}$                                      | 5 <i>MV</i> <sub>in</sub>                                           | $\frac{(M-1)(1+2M)^2}{5M(M-2)}P_o$               | 30%                                         |
| [21]        | $\frac{3+2D}{1-2D}$    | $\frac{2(M-1)(1+M)}{M(M-3)}I_{\rm in}$                       | $\frac{(M+1)}{2}V_{\rm in}$               | $2(M+1)V_{\rm in}$                         | $\frac{5M+3}{2}V_{\rm in}$                                       | $(5M+6)V_{\rm in}$                                                  | $\frac{(M-1)(1+M)^2}{2M(M-3)}P_0$                | 15%                                         |
| [23]        | $\frac{3-3D}{(1-3D)}$  | $\frac{5M^2-12M+3}{M(M-3)}I_{\rm in}$                        | $(M-1)V_{\rm in}$                         | 3 <i>MV</i> <sub>in</sub>                  | $\frac{7M-6}{3}V_{\rm in}$                                       | $\frac{19M-9}{3}V_{\rm in}$                                         | $\frac{(5M^2 - 12M + 3)(M - 1)}{2M(M - 3)}P_o$   | 30%                                         |
| [26]        | $\frac{2n}{1-2D}$      | $\frac{4M}{M-2n}I_{\rm in}$                                  | $\frac{4MV_{\rm in}}{n}$                  | $\frac{(2n+1)M}{n}V_{\rm in}$              | $\frac{(2n+1)M}{2n}V_{\rm in}$                                   | $\frac{(6n+11)M}{2n}V_{\rm in}$                                     | $\frac{4M^2}{n(M-2n)}P_o$                        | 30%                                         |
| [27]        | $\frac{2n}{1-2D}$      | $\frac{2M}{M-2n}I_{\rm in}$                                  | $\frac{MV_{\rm in}}{2n}$                  | 3 <i>MV</i> <sub>in</sub>                  | $\frac{(2n+1)M}{n}V_{\rm in}$                                    | $\frac{(10n+3)M}{2n}V_{\rm in}$                                     | $\frac{M^2}{n(M-2n)}P_o$                         | 15%                                         |
| [28]        | $\frac{2n+1-D}{1-2D}$  | $\frac{\left(2M-1\right)^2}{M\left(M-2n-1\right)}I_{\rm in}$ | $\frac{(2M-1)}{4n+1}V_{\rm in}$           | $\frac{5(2M-1)}{4n+1}V_{\rm in}$           | $\frac{\left(4n+\left(3+4n\right)M\right)V_{\mathrm{in}}}{4n+1}$ | $\frac{\left(4n-6+\left(15+4n\right)M\right)V_{\mathrm{in}}}{4n+1}$ | $\frac{(2M-1)^3}{M(4n+1)(M-2n-1)}P_0$            | 30%                                         |
| [29]        | $\frac{2+n}{1-2D}$     | $\frac{(4+2n)M-2n^2-6n-4}{(M-n-2)(2+n)}I_{\rm in}$           | $\frac{MV_{\rm in}}{2+n}$                 | $\frac{\left(2n+4M\right)V_{\rm in}}{2+n}$ | $\frac{\left((5+2n)M-2-n\right)V_{in}}{4n+2}$                    | $\frac{((15+2n)M-2+3n)V_{in}}{4n+2}$                                | $\frac{M((4+2n)M-2n^2-6n-4)}{(M-n-2)(2+n)^2}P_o$ | 30%                                         |
| prop        | $\frac{4}{1-2D}$       | $\frac{2M-2}{M-4}I_{\rm in}$                                 | $\frac{3MV_{in}}{4}$                      | $\frac{5MV_{in}}{2}$                       | $\frac{11MV_{in}}{4}$                                            | $\frac{25MV_{in}}{4}$                                               | $\frac{M(M-1)}{2(M-4)}P_0$                       | 15%                                         |

TABLE 6. Comparison of Total Stresses Between the Presented Converter and Other Z-Source-Based DC-DC Converters

S: Switch, D: Diode, C: Capacitor, and M.C: Magnetic core.

TABLE 7. Comparison of the Cost and Output Power of the Proposed Converter and Compared References

| R                | ef.   | [14] | [19]   | [21]   | [23] | [26]   | [27]   | [28]  | [29]  | Prop. |
|------------------|-------|------|--------|--------|------|--------|--------|-------|-------|-------|
| Pou              | t(W)  | 40   | 200    | 200    | 141  | 450    | 300    | 100   | 500   | 1000  |
|                  | S     | -    | 5      | 28.03  | -    | 55.56  | 13.8   | 5     | 5.5   | 15    |
|                  | D     | -    | 5      | 19.4   | -    | 19.28  | 7.5    | 32.05 | 24.25 | 27.21 |
| Price<br>of (\$) | M.C   | -    | 59.98  | 32     | -    | 45     | 63.44  | 16    | 32    | 16    |
|                  | С     | -    | 37.5   | 30.85  | -    | 32.19  | 43.18  | 29.74 | 32.52 | 30.9  |
|                  | Total | -    | 107.48 | 110.28 | -    | 152.03 | 127.92 | 82.79 | 93.27 | 89.11 |

$$P_{\text{Core}\_L3} = 0.41 \times 5.59 \times 10^{-4} \times (40k)^{1.43} \times (0.058)^{2.85}$$
$$= 0.26 \,\text{W}. \tag{77}$$

The total losses of the inductors are obtained from the sum of the individual losses of copper and core as follows:

$$P_{L-\text{Total}} = P_{\text{Core}} + P_{\text{Cu}} = 7.07 + 2.18 = 9.25 \text{ W}.$$
 (78)

Finally, the total losses of the converter can be calculated from the sum of the individual losses obtained

$$P_{\text{Loss-Total}} = P_S + P_D + P_C + P_L$$

= 17.43 + 22.65 + 3.91 + 9.25 $= 53.24 \text{ W}. \tag{79}$ 

Therefore, the converter efficiency is obtained from the following equation using the calculated losses:

$$\eta = \frac{P_{\text{out}}}{P_{\text{out}} + P_{\text{Loss}-\text{Total}_L}} = \frac{1000 \,\text{W}}{1053.24 \,\text{W}} = 94.94\%.$$
 (80)

The power loss distribution of various components under  $V_{\rm in} = 60$  V,  $V_O = 650$  V, and  $P_{\rm out} = 1$  kW is evaluated in Fig. 7(a). The calculated total loss of the presented converter

is about 53.24 W. The losses of all power switches are obtained about 17.43 W, which is 32.74% of the total losses. The calculated losses of all diodes are about 22.65 W, which is obtained 42.54% of the total losses. Furthermore, the total losses of the inductors  $L_1$ ,  $L_2$ , and  $L_3$  are calculated at about 9.25 W, which is 17.37% of the total losses. The obtained losses of all capacitors are about 3.91 W, which is 7.34% of the total losses. By considering total losses, the calculated efficiency of the converter is attained at about 94.94%. The measured efficiency of the proposed laboratory prototype with calculated efficiency for various output power is shown in Fig. 7(b). As it can be observed, the measured efficiency of the presented converter in output power of 1 kW is 94.7 % approximately, which is close to the calculated efficiency.

By decreasing the output power, the efficiency of the converter is increased and the maximum efficiency of the presented converter is about 96.41 % at the output power of 300 W.

### **VI. COMPARISON STUDY**

In this section, in order to show the difference of the proposed converter and its advantages compared with some other recently presented Z-source converter, a comprehensive comparison is done.

This comparison is done based on some items, such as the number of elements, voltage gain, maximum normalized voltage and current stress of power switches, efficiency with output power, input current ripple, and the common grounded feature. The comparison results have been provided in Table 4. Regarding Table 4, compared with most of the presented converters, as the same as other converters, the proposed topology uses the same number of magnetic cores. Meanwhile, some converters use a greater number of cores than the presented converter.

Also, for the presented converter, the number of diodes, capacitors, and switches in comparison with some converters is more, the voltage gain of the presented converter is higher, and the maximum voltage and current stress of the power switches are low. In addition, from the point of current stress of the semiconductors, compared with the other converters, the proposed structure has the lowest value of current stress. These features lead to choosing the semiconductors with a low range of voltage and current in the same condition for all compared topologies.

In addition, the proposed converter has been compared with references, as presented in Table 4, based on the voltage gain (*M*), switch maximum normalized (voltage stress and current stress), inductors' total current stress, diodes' total current stress,  $P_{\text{out}}$  (kW), total volume (mm<sup>3</sup>), and power density [(W/mm<sup>3</sup>) (\*10<sup>-4</sup>)].

The results of this comparison are provided in Table 5. In (81), the power density of the modified topology and other compared topologies is determined by the ratio of the output power ( $P_{out}$ ) to the total volume of each topology. The calculation of the total volume involves summing the volumes of various components, such as energy storage elements, such as



**FIGURE 8.** Bar graph of the cost and output power of the proposed converter and compared references.

capacitors and inductors (including their cores), as well as the volume occupied by the power switches and diodes. This information is sourced from the datasheets of these components and aggregated numerically to ascertain the overall volume of each topology.

This comprehensive approach ensures the accurate assessment of power density, considering the physical space occupied by essential elements within the power system

Power density (W/mm<sup>3</sup>) = 
$$\frac{P_{\text{out}}(W)}{\text{Total volume (mm3)}}$$
. (81)

Another comparison of the proposed converter with other structures is performed based on some items, such as voltage gain (M), total current stress on switches, total voltage stress on switches, total voltage stress on capacitors, total component stress factor (CSF), total switching device power (SDP), and percentage value of inductor ripple at the same condition. The results of this comparison are provided in Table 6.

Furthermore, in order to showcase the superiority of the proposed converter in terms of cost, the cost calculation for the proposed converter and the compared structures in Table 1 has been conducted and presented in Table 7. The bar graph of the cost and output power of the proposed converter and other compared topologies is shown in Fig. 8. Based on the data, as presented in Fig. 8, it is evident that the construction cost of the proposed converter for generating an output power of 1 kW is lower compared with the costs associated with the other converters analyzed for the same output power level. This cost advantage observed with the proposed converter is deemed beneficial, further highlighting its attractiveness and competitiveness relative to the alternatives under consideration.

The comparison of voltage gains, maximum normalized voltage, and current stress of switches for all converters is depicted in Fig. 9. Under the same condition for all converters, the turn ratio of the coupled inductor (n) for all converters is considered as 1.

Considering Fig. 9(a), the voltage gain of the presented converter is higher than the other Z-source converters. However, from Fig. 9(b), at constant input voltage condition for all converters, the maximum normalized voltage stress on power





FIGURE 9. Comparison results. (a) Voltage gain. (b) Maximum normalized voltage stress on power switch. (c) Maximum normalized current stress across power switch.



FIGURE 10. Comparison results of normalized voltage stresses. (a) Maximum normalized voltage stress on power switch. (b) Total voltage stress on power switches. (c) Total voltage stress on power diodes. (d) Total voltage stress on capacitors.

switch in terms of voltage gain for the proposed converter is low.

Also, considering Fig. 9(c), the maximum normalized current stress across the power switches of the presented converter is less than most of the other topologies at the same input current condition.

Even though, the current stress of power switch in [27] is less than the switch  $S_1$ , the current stresses across the

power switches  $S_2$  and  $S_3$  are very lower, and the number of elements in [27] is more, which leads to higher cost and losses. Furthermore, the suggested converter is a common grounded topology and the ripple of input current is low. As a result, by consideration of the mentioned advantages, the presented converter can be operated at higher power than the other Z-source converters with appropriate efficiency, volume, and total cost.



FIGURE 11. Comparison results of the presented converter. (a) Voltage gain. (b) Maximum normalized current stress across power switches. (c) Total normalized current stress across power switches. (d) Total normalized power of switches. (e) Total normalized current stress across inductors. (f) Total normalized current stress across power diodes.

In addition, the comparison of the proposed converter with other similar converters based on the maximum normalized voltage stress on power switch, total voltage stress on power switches, total voltage stress on power diodes, and total voltage stress on capacitors is shown in Fig. 10(a)–(d), respectively. Also, Fig. 11(a)–(g) illustrates the comparison results of the presented converter based on voltage gain, maximum normalized current stress across power switches, total normalized current stress across power switches, total normalized power of switches, total normalized current stress across inductors, and total normalized current stress across power diodes. According to Fig. 11(a), the voltage gain of the proposed converter is higher than the rest of the structures, and the voltage and current stresses on the switches of the proposed converter are lower than the rest of the structures. Although the total voltage stress of the switches, diodes, and capacitors of the proposed converter is slightly higher than some of the structures, the current stress of the inductors, and most importantly from Fig. 11(d), the total power of the switches in the proposed structure is lower than other structures. All of these features show that the proposed converter can operate at a higher power than the other converters.

### **VII. EXPERIMENTAL RESULTS**

In this section, in order to confirm the theoretical analysis, the experimental test results of a 1-kW prototype are evaluated,





FIGURE 12. (a) Photograph of the laboratory prototype, (b) Control system.

**TABLE 8.** Experimental Prototype Specification of the Presented Converter

| Component                           | Description       |
|-------------------------------------|-------------------|
| Input voltage                       | 60 V              |
| Maximum Output dc voltage           | 650 V             |
| Maximum Output power                | 1 kW              |
| Switching Frequency                 | 40 kHz            |
| Coupled Inductor $L_1$ and $L_2$    | 350 µH            |
|                                     | EE65 ferrite core |
| Inductor $L_3$                      | 700 µH            |
|                                     | EE65 ferrite core |
| Capacitor $C_1$ , $C_2$ , and $C_3$ | 220 µF            |
|                                     | 200 V             |
| Capacitor $C_4$                     | 68 µF             |
|                                     | 450 V             |
| Capacitor $C_5$                     | 100 µF            |
|                                     | 500 V             |
| Capacitor $C_{\rm O}$               | 220 µF            |
|                                     | 2*450 V           |
| Diode $D_2$ , $D_3$ , and $D_0$     | SFAF2004G         |
|                                     | 200 V–20 A        |
| Diode $D_1$ , $D_4$ , and $D_5$     | IXYS DSEI30-06    |
|                                     | 600 V-37 A        |
| MOSFET $S_1$ , $S_2$ , and $S_3$    | IRFP260N          |
|                                     | 200 V-50 A        |

which has been built in the laboratory. The laboratory prototype with the control system is shown in Fig. 12(a) and (b), respectively.

The values of used components in the experimental prototype are gathered in Table 8. Based on Fig. 12, in the control system, an industrial IC SG3525 has been utilized to obtain simple drive and control of the power MOSFETs. Although the number of the power MOSFETs is three, this IC produces two output pulses with 180 phase-shift degrees. These gate pulses are applied to power switches with three TLP260 drivers. Regarding Table 2, the input voltage is 60 V and the switching frequency is set to 40 kHz with the approximated duty ratio of 32.5% in the control system.

By considering the mentioned information, the experimental results of output and capacitor voltages are demonstrated in Fig. 13. From Fig. 13(a), the output voltage is about 650 V and the voltage of capacitor  $C_1$  is about 109 V. The experimental voltage gain is about 10.83 and the theoretical voltage gain is about 11.42, which confirm each other. The voltages of capacitor  $C_2$  and  $C_5$  are about 51 V and 489 V, respectively, which are shown in Fig. 13(b). Fig. 13(c) and (d) shows the voltages of capacitors  $C_3$  and  $C_4$ , which are about 163 V and 328 V, respectively.

By consideration of the total losses of the presented converter, mentioned input voltage, and duty ratio, all these voltage values confirm the theoretical analysis. In Fig. 14, the experimental waveforms of the semiconductors are illustrated.

From Fig. 14(a) and (b), the voltage stresses across the power MOSFET  $S_1$ , diode  $D_3$ , power MOSFET  $S_2$ , and diode  $D_2$  are about 160 V, respectively. As well as, 180° phase shift between  $V_{DS1}$  and  $V_{DS1}$  can be observed.

In Fig. 14(c), the maximum voltage stresses on diodes  $D_5$  and  $D_0$  are shown, which are 489 and 160 V approximately.

In addition to the voltage stresses, the current waveforms of diodes  $D_1$  and  $D_4$  are displayed in Fig. 14(d) and (e) to confirm the accuracy of theoretical analysis. As it can be seen, the maximum voltage stresses on  $D_1$  and  $D_4$  are 160 V and 489 V, respectively.

All the above-mentioned values prove that all experimental results follow the theoretical equations. The current waveforms of inductor  $L_3$  and coupled inductors  $L_1$  and  $L_2$  are displayed in Fig. 15(a).

As it can be observed from this figure, the ripple and average currents of coupled inductor  $L_1$  and inductor  $L_3$  are equal. Also, there is a 180° phase shift between these currents, which is the only difference between them. The average value of these currents is about 8.79 A, which follows the theoretical currents' equations. The input current of the presented converter is evaluated in Fig. 15(b). As it can be seen, due to the sum of currents of the inductors  $L_1$  and  $L_3$ , the ripple of input current is low and the average value of this current is about 17.58 A.

The dynamic response of the presented converter is displayed in Fig. 16. The dynamic response of the open-loop control system is shown in Fig. 16(a). At first, the input voltage is 60 V and the output voltage is about 650 V, then the input voltage decreases to 34 V in 350 ms. In this time interval, the output voltage decreases to 365 approximately, which shows that the presented converter follows the theoretical analysis with an appropriate dynamic response. Also, the dynamic response of the proposed converter with input voltage variation in a closed-loop system is illustrated in Fig. 16(b). In this part, the input voltage is variated but the output voltage is not affected by input voltage changing. All these results show that the proposed converter has better dynamic responses. As well as in Fig. 16(c), the dynamic response of the closed-loop system with load variation is illustrated.



FIGURE 13. Voltages of output and capacitors. (a) Output voltage and voltage of capacitor C<sub>1</sub>. (b) Voltage of capacitors C<sub>2</sub> and C<sub>5</sub>. (c) Voltage of capacitor C<sub>3</sub>. (d) Voltage of capacitor C<sub>4</sub>.



FIGURE 14. Experimental waveforms of semiconductors. (a) Voltage stress on power switch  $S_1$  and diode  $D_3$ . (b) Voltage stress on power switch  $S_2$  and diode  $D_2$ . (c) Voltage stress on diodes  $D_5$  and  $D_0$ . (d) Voltage and current of diode  $D_1$ . (e) Voltage and current of diode  $D_4$ .



**FIGURE 15.** Current waveforms. (a) Current of inductors  $L_1$ ,  $L_2$ , and  $L_3$ . (b) Input current.



FIGURE 16. Dynamic response of the presented converter. (a) Open-loop system with input voltage variation. (b) Closed-loop system with input voltage variation. (c) Closed-loop system with load variation.

As it can be observed, at first, the output current is 1.53 A (full load) and the output voltage is about 650 V.

Then, by the sudden change in load, the current decreases to half the amount of full-load current and, after a while, increases to the full-load current. However, the output voltage of the converter is fixed to 650 V, which proves that the closed-loop control system has a good dynamic response.

### **VIII. CONCLUSION**

In this study, a new high step-up dc–dc converter based on the quasi-Z-source network with low input current ripple and using a voltage multiplier cell is proposed. The important advantages that distinguish the presented converter from other Z-source converters are included as follows: High voltage gain, common grounded feature, leakage current elimination in the PV-based applications, low current and voltage stress across the power switches, extended duty ratio, good efficiency at high output voltage, and high power with small duty ratio in comparison with the conventional Z-source-based converters.

All above-mentioned characteristics are compared with other Z-source converters and the mathematical analysis with the operating principle has been examined. Finally, a 1-kW experimental laboratory prototype of the proposed converter has been built to prove all the mathematical analyses and above-mentioned advantages. In addition, the measured efficiency of the presented converter at 1 kW is about 94.6%, which shows that the efficiency of this converter is higher than the other Z-source-based converter at high power conditions. Therefore, this Z-source-based converter can achieve suitable efficiency at high power conditions than the other Z-source converters, which is appropriate for RES applications, such as PV systems.

#### REFERENCES

- [1] A. Samadian, M. G. Marangalu, H. Tarzamni, S. H. Hosseini, M. Sabahi, and A. Mehrizi-Sani, "High step-up common grounded switched quasi Z-source DC–DC converter using coupled inductor with small signal analysis," *IEEE Access*, vol. 11, pp. 120516–120529, 2023.
- [2] R. Asgarniya, M. Shamouei-Milan, M. G. Marangalu, M. R. Islam, and E. Afjei, "Design, analysis, and implementation of a transformer-less step-up converter with continuous input current and high voltage gain ratio," in *Proc. IEEE IAS Glob. Conf. Renewable Energy Hydrogen Technol.*, 2023, pp. 1–6.
- [3] A. Samadian, S. H. Hosseini, and M. Sabahi, "A new three-winding coupled inductor nonisolated quasi-Z-source high step-up DC–DC converter," *IEEE Trans. Power Electron.*, vol. 36, no. 10, pp. 11523–11531, Oct. 2021, doi: 10.1109/TPEL.2021.3071847.
- [4] M. Maalandish, S. H. Hosseini, S. Pourjafar, S. Nouri, S. M. Hashemzadeh, and M. Ghavipanjeh Marangalu, "A non-isolated high step-up DC-DC converter recommended for photovoltaic systems," in *Proc. 12th Power Electron., Drive Syst., Technol. Conf.*, 2021, pp. 1–5.
- [5] A. Rajabi, M. G. Marangalu, A. Rajaei, F. M. Shahir, M. R. Islam, and R. Shah, "Implementation and efficiency calculation of fuel-cell vehicles using a bidirectional DC/DC converter with ZVS," in *Proc. IEEE 1st Ind. Electron. Soc. Annu. On-Line Conf.*, 2022, pp. 1–5, doi: 10.1109/ONCON56984.2022.10126707.
- [6] A. Samadian, M. G. Marangalu, S. Hossein Hosseini, and M. Sabahi, "Common grounded high step-up Z-source DC-DC converter with coupled inductors," in *Proc. 12th Power Electron., Drive Syst., Technol. Conf.*, 2021, pp. 1–5.

- [7] A. Samadian, S. M. Hashemzadeh, M. G. Marangalu, M. Maalandish, and S. H. Hosseini, "A new dual-input high step-up DC–DC converter with reduced switches stress and low input current ripple," *IET Power Electron.*, vol. 14, no. 9, pp. 1669–1683, 2021.
- [8] F. Z. Peng, "Z-source inverter," *IEEE Trans. Ind. Appl.*, vol. 39, no. 2, pp. 504–510, Mar./Apr. 2003.
- [9] M.-K. Nguyen, T.-V. Le, S.-J. Park, and Y.-C. Lim, "A class of quasiswitched boost inverters," *IEEE Trans. Ind. Electron.*, vol. 62, no. 3, pp. 1526–1536, Mar. 2015.
- [10] I. Talebian, P. Alavi, E. Babaei, and A. Khoshkbar-Sadigh, "A simple soft-switched buck converter without implementing auxiliary switch," *Elect. Eng.*, vol. 104, no. 5, pp. 3119–3135, 2022.
- [11] C. L. Kala-Konga, M. N. Gitau, and R. C. Bansal, "Steady-state and small-signal models of a three-phase quasi-Z-source AC–DC converter for wind applications," *IET Renewable Power Gener.*, vol. 10, no. 7, pp. 1033–1040, 2016.
- [12] I. Talebian, P. Alavi, V. Marzang, E. Babaei, and A. Khoshkbar-Sadigh, "Analysis, design, and investigation of a soft-switched buck converter with high efficiency," *IEEE Trans. Power Electron.*, vol. 37, no. 6, pp. 6899–6912, Jun. 2022.
- [13] Y. Zhang, Q. Liu, J. Li, and M. Sumner, "A common ground switchedquasi-Z-source bidirectional DC–DC converter with wide-voltage-gain range for EVs with hybrid energy sources," *IEEE Trans. Ind. Electron.*, vol. 65, no. 6, pp. 5188–5200, Jun. 2018.
- [14] D. Cao and F. Z. Peng, "A family of Z-source and quasi-Z-source DC-DC converters," in *Proc. 24th Annu. IEEE Appl. Power Electron. Conf. Expo.*, 2009, pp. 1097–1101.
- [15] D. Vinnikov, I. Roasto, R. Strzelecki, and M. Adamowicz, "Step-up DC/DC converters with cascaded quasi-Z-source network," *IEEE Trans. Ind. Electron.*, vol. 59, no. 10, pp. 3727–3736, Oct. 2012.
- [16] Y. Liu, H. Abu-Rub, and B. Ge, "Front-end isolated quasi-Z-source DC–DC converter modules in series for high-power photovoltaic systems—Part I: Configuration, operation, and evaluation," *IEEE Trans. Ind. Electron.*, vol. 64, no. 1, pp. 347–358, Jan. 2017.
- [17] H. Shen, B. Zhang, and D. Qiu, "Hybrid Z-source boost DC–DC converters," *IEEE Trans. Ind. Electron.*, vol. 64, no. 1, pp. 310–319, Jan. 2017.
- [18] Y. Zhang, C. Fu, M. Sumner, and P. Wang, "A wide input-voltage range quasi-Z-source boost DC–DC converter with high-voltage gain for fuel cell vehicles," *IEEE Trans. Ind. Electron.*, vol. 65, no. 6, pp. 5201–5212, Jun. 2018.
- [19] M. M. Haji-Esmaeili, E. Babaei, and M. Sabahi, "High step-up quasi-Z-source DC–DC converter," *IEEE Trans. Power Electron.*, vol. 33, no. 12, pp. 10563–10571, Dec. 2018.
- [20] Y. Wang, Q. Bian, X. Hu, Y. Guan, and D. Xu, "A high-performance impedance-source converter with switched inductor," *IEEE Trans. Power Electron.*, vol. 34, no. 4, pp. 3384–3396, Apr. 2019.
- [21] J. M. de Andrade, R. Francisco Coelho, and T. B. Lazzarin, "New high step-up DC-DC converter with quasi-Z-source network and switchedcapacitor cell," in *Proc. IEEE Appl. Power Electron. Conf. Expo.*, 2020, pp. 2062–2066, doi: 10.1109/APEC39645.2020.9124305.
- [22] J. Liu, J. Wu, J. Qiu, and J. Zeng, "Switched Z-source/quasi-Z-source DC-DC converters with reduced passive components for photovoltaic systems," *IEEE Access*, vol. 7, pp. 40893–40903, 2019.
  [23] F. A. A. Meinagh, J. Yuan, and Y. Yang, "Analysis and design of a high
- [23] F. A. A. Meinagh, J. Yuan, and Y. Yang, "Analysis and design of a high voltage-gain quasi-Z-source DC/DC converter," *IET Power Electron.*, vol. 13, no. 9, pp. 1837–1847, Jul. 2020.
- [24] F. Evran and M. T. Aydemir, "Z-source-based isolated high stepup converter," *IET Power Electron.*, vol. 6, no. 1, pp. 117–124, Jan. 2013.
- [25] D. Vinnikov and I. Roasto, "Quasi-Z-source based isolated DC/DC converters for distributed power generation," *IEEE Trans. Ind. Electron.*, vol. 58, no. 1, pp. 192–201, Jan. 2011.
- [26] M. K. Nguyen, Y. C. Lim, J. H. Choi, and G. B. Cho, "Isolated high stepup DC–DC converter based on quasi-switched-boost network," *IEEE Trans. Ind. Electron.*, vol. 63, no. 12, pp. 7553–7562, Dec. 2016.
- [27] A. Chub, D. Vinnikov, E. Liivik, and T. Jalakas, "Multiphase quasi-Z-source DC–DC converters for residential distributed generation systems," *IEEE Trans. Ind. Electron.*, vol. 65, no. 10, pp. 8361–8371, Oct. 2018.
- [28] A. Torkan and M. Ehsani, "A novel non-isolated Z-source DC–DC converter for photovoltaic applications," *IEEE Trans. Ind. Appl.*, vol. 54, no. 5, pp. 4574–4583, Sep./Oct. 2018.

- [29] A. Samadian, S. H. Hosseini, M. Sabahi, and M. Maalandish, "A new coupled inductor non-isolated high step up quasi Z-source DC-DC converter," *IEEE Trans. Ind. Electron.*, vol. 67, no. 7, pp. 5389–5397, Jul. 2020.
- [30] H. Vahedi, M. Sharifzadeh, and K. Al-Haddad, "Modified seven-level pack U-cell inverter for photovoltaic applications," *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 6, no. 3, pp. 1508–1516, Sep. 2018.
  [31] W. J. Gu and R. Liu, "A study of volume and weight vs. frequency
- [31] W. J. Gu and R. Liu, "A study of volume and weight vs. frequency for high-frequency transformers," 24th Annu. IEEE Power Electron. Specialists Conf., pp. 1123–1129, 1993.



**ATAOLLAH SAMADIAN** was born in Tabriz, Iran, in 1991. He received the B.Sc. degree in electrical power engineering from Azarbaijan Shahid Madani University, Tabriz, Iran, in 2015, the M.Sc. degree in electrical engineering in the field of power electronics and electrical machines from the University of Tabriz, Tabriz, Iran, in 2017, and the Ph.D. degree in electrical engineering in the field of power electronics from the Faculty of Electrical and Computer Engineering, Power Engineering Department, University of Tabriz, in 2022.

He is a Researcher of power electronic converters with the Department of Electrical and Computer Engineering, University of Tabriz. His research interests include high step-up dc–dc converter, Z-source converter, battery charger, multilevel inverter, and designing and controlling of power electronic converters.



**MILAD GHAVIPANJEH MARANGALU** was born in Urmia, Iran, in 1992. He received the B.Sc. degree in electrical engineering and the M.Sc. degree in power electrical engineering from Urmia University, Urmia, Iran, in 2014 and 2018, respectively, and the Ph.D. degree in power electronics and power systems from the University of Tabriz, Tabriz, Iran, in 2022.

For the past six years, he has been working on the design and control of grid-tied power electronic converters, with my Ph.D. thesis titled "Design of

an Improved Grid-Tied Multilevel Inverter for Photovoltaic Applications," which led to three prototype designs of grid-tied inverters and my master thesis on "Designing a Single DC-Source Five-Level Inverter for Photovoltaic Applications Considering MPPT Algorithm." He has been a Ph.D. Guest Researcher with the Tallinn University of Technology, Tallinn, Estonia, collaborating with power electronic research group team members between 2021 and 2022. He has authored and coauthored 40 journal and conference papers. His current research interests include multilevel inverter, grid-tied photovoltaic inverters, and renewable energy systems.



**IMAN TALEBIAN** was born in Urmia, Iran, in 1992. He received the bachelor's degree in electrical engineering from Urmia University, Urmia, Iran, in 2015, and the M.Sc. degree in power electronics and electrical machines from the University of Tabriz, Tabriz, Iran, in 2021.

His research interests include dc-dc and dc-ac power converters' design, modeling, and applications in energy systems.



**NAVID HADIFAR** received the B.Sc. degree from Islamic Azad University Tabriz, Tabriz, Iran, in 2014, and the M.Sc. degree from the Sapienza University of Rome, Rome, Italy, in 2021, both in electrical engineering. He is currently working toward the Ph.D. degree in electrical engineering with the University of South Carolina, Columbia, SC, USA.

His research interests include the design, control, and optimization of power electronic dc-dc converters.



**SEYED HOSSEIN HOSSEINI** (Member, IEEE) was born in Marand, Iran, in 1953. He received the M.S. (first-class Hons.) degree in electrical engineering from the Faculty of Engineering, University of Tabriz, Tabriz, Iran, in 1976, and the DEA (first-class Hons.) degree in electrical engineering and the Ph.D. degree in electrical engineering from the Institute National Polytechnique de Lorraine, Nancy, France, in 1978 and 1981, respectively.

In 1982, he joined the Department of Electrical Engineering, University of Tabriz, as an Assistant

Professor. From 1990 to 1991, he was a Visiting Professor with the University of Queensland, Brisbane, Australia. From 1990 to 1995, he was an Associate Professor with the University of Tabriz, where, since 1995, he has been a Full Professor with the Department of Electrical Engineering. From 1996 to 1997, he was a Visiting Professor with the University of Western Ontario, London, ON, Canada. Since 2017, he has been a Professor with the Near East University of North Cyprus, Nicosia, Turkey. He has authored more than 700 journal and conference papers. His research interests include power electronics, application of power electronics in renewable energy sources, power quality issues, harmonics and VAR compensation systems, electrified railway systems, and FACTS devices. Being announced by Thomson Reuters in December 2017, 2018, 2019, and 2020, he became one of the world's most influential scientific minds and 1% top scientists in the world.

Dr. Hosseini was the recipient of the Lifetime Research Award from the IEEE Iran Section in 2020.



**MEHRAN SABAHI** (Member, IEEE) was born in Tabriz, Iran, in 1968. He received the B.S. degree in electronic engineering from the University of Tabriz, Tabriz, Iran, in 1991, the M.S. degree in electrical engineering from Tehran University, Tehran, Iran, in 1994, and the Ph.D. degree in electrical engineering from the University of Tabriz, in 2009.

In 2009, he joined the Faculty of Electrical and Computer Engineering, University of Tabriz, where he has been a Professor since 2019. His

current research interests include power electronic converters and renewable energy systems.



HANI VAHEDI (Senior Member, IEEE) received the Ph.D. (Hons.) degree in power electrical engineering from École de Technologie Superieure (ÉTS), University of Quebec, Montreal, QC, Canada, in 2016.

He has authored or coauthored more than 80 technical papers at IEEE conferences and Transactions. He also published a book on Springer Nature and a book chapter in Elsevier. He is an Active Member of the IEEE Industrial Electronics Society (IES) and its Student and Young Professionals

(S&YP) Committee. He is a Co-Chair of special sessions, Co-Organizer of the S&YP Forum, and Co-Chair of 3M video sessions in IES conferences. He is also an Associate Editor for IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS and IEEE Open Journal of IES. He is the inventor of the PUC5 converter, holds multiple U.S./world patents, and transferred that technology to the industry, where he developed the first bidirectional electric vehicle dc charger based on his invention. After seven years of experience in industry as a Power Electronics Designer and Chief Scientific Officer, he joined the Delft University of Technology, Delft, The Netherlands, where he is currently an Assistant Professor with DCE&S group, working toward the electrification of industrial processes for clean energy transition. He is also a Technical Lead of Green Village 24/7 Energy Hub with TU Delft, implementing a local microgrid with green energy resources and a hydrogen energy storage system as the future of the energy systems. His research interests include multilevel converter topologies, control and modulation techniques, and their applications in the electrification of industrial processes and clean energy transition, such as smart grids, renewable energy conversion, electric vehicle chargers, green hydrogen production (electrolyzers), and fuel-cell systems.

Dr. Vahedi was a recipient of the Best Ph.D. Thesis Award from ETS for the academic year of 2016 and 2017.