## Extending the Open-Short de-embedding frequency via metal-I on-wafer calibration approaches Esposito, C.; De Martino, C.; Lehmann, S.; Zhao, Z.; Mothes, S.; Kretzschmar, C.; Schroter, M.; Spirito, DOI 10.1109/ARFTG54656.2022.9896529 **Publication date** 2022 **Document Version** Final published version Published in Proceedings of the 2022 99th ARFTG Microwave Measurement Conference (ARFTG) Citation (APA) Esposito, C., De Martino, C., Lehmann, S., Zhao, Z., Mothes, S., Kretzschmar, C., Schroter, M., & Spirito, M. (2022). Extending the Open-Short de-embedding frequency via metal-I on-wafer calibration approaches. In Proceedings of the 2022 99th ARFTG Microwave Measurement Conference (ARFTG) (pp. 1-4). IEEE. https://doi.org/10.1109/ARFTG54656.2022.9896529 To cite this publication, please use the final published version (if applicable). Please check the document version above. Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons. Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim. # Green Open Access added to TU Delft Institutional Repository 'You share, we take care!' - Taverne project https://www.openaccess.nl/en/you-share-we-take-care Otherwise as indicated in the copyright section: the publisher is the copyright holder of this work and the author uses the Dutch legislation to make this work public. # Extending the Open-Short de-embedding frequency via metal-1 on-wafer calibration approaches C. Esposito<sup>1</sup>, C. De Martino<sup>2,3</sup>, S. Lehmann<sup>4</sup>, Z. Zhao <sup>4</sup>, S. Mothes <sup>4</sup>, C. Kretzschmar <sup>4</sup>, M. Schröter<sup>1</sup>, M. Spirito<sup>2</sup> <sup>1</sup> Technical University Dresden, 01069 Dresden, Germany <sup>2</sup>Delft University of Technology, Mekelweg 4, 2628 CD, Delft, The Netherlands <sup>3</sup> Vertigo Technologies B.V., Delft, Netherlands <sup>4</sup> GlobalFoundries, Dresden, Germany Abstract — In this contribution, we analyze the bandwidth versus accuracy trade-offs of conventional two-step de-embedding approaches, often employed to extract the device model parameters. The accuracy limitation of incorporating the pad/line section of classical DUT test-fixtures into shunt-series complex and frequency-dependent elements is analyzed by means of linear circuit simulations and EM parametric analysis. The deembedding accuracy is then evaluated by employing 3D surfaces to include both the frequency and the geometrical dependency. To validate the presented analysis, classical device monitoring parameters are extracted versus frequency for the same nMOS device embedded in two different fixtures. One topology only supports pad level calibration, thus including the fixture pad/line section in the de-embedding process. The second topology allows a direct on-wafer calibration (reference plane set on metal-1 in close proximity to the DUT) thus minimizing the residual parasitics to be removed by the de-embedding step. Experimental data are then presented and compared to simulation test benches to highlight the improved consistency of the extracted model parameters of the metal-1 calibration approach up to 220GHz. $\label{lower_loss} \emph{Index Terms} \leftarrow [Calibration, De-embedding, mm-wave, Open-Short].$ ### I. Introduction Silicon-based technologies (i.e., SiGe HBTs and CMOS SOI) are being proposed as high-performance and complete technology platforms (from the device offering standpoint) to address the needs of upcoming (sub)mm-wave applications, such as beyond 5G and next-generation automotive radar systems. Nevertheless, the device parameters representing the technology performance metrics, which are being advertised to promote the usage of these technologies, are determined from measurements performed typically (well) below 100 GHz. Therefore, the technology metrics and device models need to be validated at the frequencies targeted by future applications. To achieve this goal, the semiconductor industry has employed the following approach for extracting the device parameters: embed the device in a (preferably) low-parasitics test fixture, realize a set of dummy fixtures to extract a lumped model of them (i.e., short, open), and then remove the effect of the fixture from the measured data to achieve the device response [1]. While this approach has been, and continues to be, the standard for device (model) parameter extraction, it provides significant limitations when the characterization goal shifts to model validation in the (sub)mm-wave frequency range. The reason for this is to be found in the trade-off between fixture model complexity (i.e., number of fixture elements and required dummy structures) and its frequency validity. As an example, when frequencies approach 200 GHz, the time delay across the pad-line section of the test fixture becomes comparable (i.e., same order of magnitude) to the rise-time of the signal. This is often considered the limit of lumped model representation. When examining this limit from the fixture design perspective, the required pad dimension (i.e., fixed by today's RF probe technologies) and the line section length to the input/output of the DUT (i.e., required to adapt the same RF fixture size to different device sizes), are the most significant contributors for the frequency limitation of the conventional two-step deembedding approach [1]. In order to expand the frequency validity of lumped-based fixture de-embedding, several techniques with an increased number of elements have been presented in the literature [2][3][4]. Nevertheless, the real-estate penalties required from the increased number of dummies and the limitation arising from the calibration transfer errors at (sub)mm-wave frequencies [5][6] make these approaches sub-optimal. In this contribution, we analyse the frequency limitation of the two-step de-embedding approach first employing a parameterized fixture model in a circuit simulator and then validating the trend using a 2.5D EM parametric simulation. Then, we compare the modelling accuracy achieved by a conventional fixture-based de-embedding approach, where the primary calibration reference plane is set at the pad levels, with the case of a Metal-1 (M1) calibration approach where the primary calibration is set in close proximity to the DUT interface [7]. The latter approach minimizes the residual parasitics to be removed with the open-short de-embedding, thus expanding the frequency range validity of the deembedding technique. Finally, the experimental results of the two approaches are compared up to 220GHz using the same device embedded in the two different fixture topologies. #### II. LUMPED FIXTURE MODELLING The classical test-fixture topology to interface the device with the measurement environment (i.e., RF probes), for the extraction of device model parameters, can be generalized as shown in the sketch in Fig. 1 a). For this test-fixture topology the reference plane of the first-tier calibration (red line) is located at the ground-signal-ground pad interface, while the device (terminal) plane is located at the DUT interface (black line). Fig. 1: (a) Simplified sketch of a test fixture for DUT characterization, (b) lumped model of the test fixture based on the open-short deembedding technique. In the conventional open-short technique, shown in Fig. 1 b), the open and a combination of the open and the short dummies are used to extract the shunt element of the fixture (brown) and the series one (blue), respectively. The size of the pad with the line length will determine the (frequency-dependent) parameters that will compose the lumped test fixture model. In order to study the impact of the fixture parasitics on the accuracy of its lumped model frequency response, a simulation environment in Keysight ADS was created, shown in Fig. 2. Fig. 2: ADS circuit simulation schematic, representing the open and short (dummies) structures and the intrinsic DUT ( $C_{Ref}$ of 1.5fF) embedded in the pad/line fixture for a single port. By using the CPWG component (i.e., grounded CPW) from the ADS library, the pad-line topology of the conventional fixture (see Fig. 1 a) can be easily recreated, as shown in Fig. 3, for different pad (Wpad) and line-section (Line) sizes. Employing the simulation approach described in Fig. 2 and the classical approach of the open-short de-embedding formulation [1], we can quantify the error in the extraction of the reference Capacitance ( $C_{Ref}$ ) versus frequency and the dimension parameter. It is important to note that the derived error will only relate to the frequency limitation of the lumped model approximation, since the open and short conditions used in the simulation dummies are ideal terminations. Fig. 3: Layout view of the two sections of CPWG from Fig. 2, with different sizes of the pads and lines. The relative error in the computed $C_{Ref}$ versus Wpad and frequency is plotted as a 3D surface in Fig. 4 a. Fig. 4: Surfaces representing the CRef error using the CPWG circuit model for open-short de-embedding versus frequency and the varying (square) size of the pad (a) and a comparison to the deembedding error applying open-short elements extracted from 2.5D EM simulated pad/line fixture instead (b). Since the simple CPWG model does not account for the pad line discontinuity, a 2.5D EM simulation, employing the same parametric sweep (Wpad), was performed on the layout shown in Fig. 3, and the 3D results are presented in Fig. 4 b). Overlaying on the 3D surface a constant (error) plane at a given percentage error (i.e., 10% in Fig. 4a)), we can easily identify the limit frequency for a given dimension of the pad/line of the fixture. Moreover, observing the agreement between the two simulation approaches (CPWG model and 2.5D EM, Fig. 4b)), we can conclude that the error due to the lumped two elements approximation is the dominant error in the open-short de-embedding approach. To further prove that the main limitation of the two-element model arises from the frequency limitation versus the parasitic element value of the fixture, the circuit schematic, shown in Fig. 5, is created in ADS. Here the shunt/series elements provide the frequency-dependent complex values as extracted by the open-short de-embedding algorithm. Fig. 5: Two-port circuit model composed of frequency-dependent admittances of the one-port fixture shown in Fig. 2. The error in the transmission of the lumped model of Fig. 5 can be evaluated using an error vector magnitude metric of the $S_{21}$ parameter compared to the true response of the pad line CPWG section and is visualized in Fig. 6 a). Fig. 6: a) Vector magnitude error of the lumped model versus CPWG representation of Fig. 2 with Wpad variation between 20 and $80~\mu m^2$ . b) Magnitude of the $Z_{21}$ parameter (blue) of the lumped fixture overlayed with the error of the extracted de-embedded Cref (black). In Fig. 6 b), the error in the de-embedded $C_{Ref}$ is shown versus frequency for the various Wpad dimensions. Moreover, the graph indicates how the peak error in the de-embedded $C_{Ref}$ can be correlated to the resonance, induced by the model, of the transmission parameter. #### III. M1 ON-WAFER CALIBRATION FIXTURE From Fig. 4 a), it can be seen that in order to obtain accurate device-level data at frequencies up to 300 GHz (i.e., error of a few %), while employing simple open-short de-embedding, requires the parasitic of the pad-line section to be absorbed in the calibration path. To achieve this, a device fixture as shown in Fig. 7 should be employed. The design and concept of such a fixture were extensively described in [7]. The reference plane of the calibration then is placed in closed proximity to the device (thus the M1 name), substantially reducing the remaining test fixture parasitics to be removed. Fig. 7: Example of a device test fixture supporting M1 on-wafer calibration. The large reduction in lumped element values from the classical Fig. 1 a) versus the M1 fixture Fig. 7 are experimentally quantified in the WR5 band, and the results are shown in Fig. 8. Fig. 8: Measured lumped (frequency-dependent) capacitance and inductance for the classical fixture (dashed lines) and for the M1 fixture (solid lines). #### IV. EXPERIMENTAL RESULTS The presented analysis was applied to a state-of-the-art CMOS FDSOI technology. Two different fixtures, i.e., a classical fixture (as depicted in Fig. 1) and an M1 calibration fixture (as depicted in Fig. 7) were implemented. Three device-level RF performance metrics were analyzed to compare the results of the two test fixtures with the intrinsic device model (from foundry PDK). Moreover, the frequency error arising from the usage of the classical fixture on the three RF FoMs was evaluated using a simulation test-bench as the one presented by the authors in [8]. The results of this comparison are shown in Fig. 9. For all the three RF FoMs the frequency expansion of the metrics evaluated from the test bench simulation (red curve) is experimentally supported by a distinct expansion in the frequency signature of the WR5 measured data employing the classical test fixture approach. When using the M1 calibration test fixture to extract the RF FoMs, for the same device topology, a frequency behavior in line with the foundry PDK model is then found. Fig. 9: Technology performance metrics evaluated from transistor model (black dashed lines), simulated classical fixture (red lines), experimental for classical fixture (blue lines) and for experimental from M1 fixture (violet lines): a)gate-drain capacitance $C_{\rm gd}$ , b)input capacitance $C_{\rm 11}$ , c) real part of $Y_{\rm 21}$ normalized to the low frequency current gain. It is worth noting that the experimental data of the RF FoMs contain various sources of error, and the de-embedding is only one of such sources. For this reason, no claim is made on the absolute accuracy of the values. Nevertheless, the frequency signature of the various traces and their comparison with the predicted test-bench behavior and the model provides strong evidence to support the presented analysis of the frequency-related error of the classical open-short de-embedding approach based on a lumped fixture model. Note, that only the WR5 band data is presented for the classical fixture due to an extremely small probe pitch (i.e., 50um) which was available in the laboratories of the authors only in that frequency range. #### V. CONCLUSION In this paper, we presented a circuit level and a 2.5D EM simulation analysis to describe the frequency limitation of conventional open-short de-embedding approaches. The impact of the fixture size on the accuracy of the de-embedded device level parameter is presented. The usage of a test fixture to support direct on-wafer calibration approaches down to M1 is proposed to absorb the pad level parasitic in the first-tier calibration. The comparison of the RF performance metrics of the same device embedded in the two described test fixtures provided experimental validation of the limitation of the open-short de-embedding approach when applied using conventional pad level (first-tier) calibration test fixtures. The simple open-short de-embedding can provide accurate extracted parameters when coupled with a low-parasitic fixture, i.e., employing an M1 test fixture. #### ACKNOWLEDGMENT This work was funded in part by the German ministry of economics and the Free State of Saxony through the Important Project of Common European Interest WIN FDSOI and by the Deutsche Forschungsgemeinschaft (grant DFG SCHR695/21) and by the ECSEL Joint Undertaking project No 876124, Beyond5. #### REFERENCES - [1] M. C. A. M. Koolen, et al., "An improved de-embedding technique for on-wafer high-frequency characterization," Proceedings of the 1991 IEEE BCTM, pp. 188–191, 1991. - [2] E. P. Vandamme, et al., "Improved three-step de-embedding method to accurately account for the influence of pad parasitics in silicon on-wafer RF test-structures," IEEE T-ED, vol. 48, pp. 737-742, 2001. - [3] Q. Liang, J. D. Cressler, G. Niu, et al., "A simple four port parasitic de-embedding methodology for high frequency scattering parameter and noise characterization of SiGe HBTs," IEEE T-MTT, vol. 51, pp. 2165-2174, 2003. - [4] I. M. Kang, S.-J. Jung, T.-H. Choi, et al., "Five-step (Pad-Pad Short-Pad Open-Short-Open) de-embedding method and its verification," IEEE Letters, vol. 30, pp. 398-400, 2009. - [5] L. Galatro, et al., "Analysis of residual errors due to calibration transfer in on-wafer measurements at mm-wave frequencies," Proceedings of the 2015 IEEE BCTM, pp. 141-144, 2015. - [6] C. Yadav, et al., "Investigation of Variation in On-Si On-Wafer TRL Calibration in Sub-THz," IEEE Trans. on Semiconductor Manufacturing, vol. 34, no. 2, pp. 145-152, May 2021. - Manufacturing, vol. 34, no. 2, pp. 145-152, May 2021. [7] L. Galatro, et al., "Capacitively Loaded Inverted CPWs for Distributed TRL-Based De-Embedding at (Sub) mm-Waves," IEEE T-MTT, vol. 65, no. 12, pp. 4914-4924, Dec. 2017. - [8] C. Esposito, et al., "Pre-Silicon direct Calibration/De-embedding Evaluation and Device Parameters Uncertainty Estimation," Proceedings of the 97th ARFTG, pp. 1-4, 2021.