# A shuttling-based two-qubit logic gate for linking distant silicon quantum processors Noiri, Akito; Takeda, Kenta; Nakajima, Takashi; Kobayashi, Takashi; Sammak, Amir; Scappucci, Giordano; Tarucha, Seigo 10.1038/s41467-022-33453-z **Publication date** 2022 **Document Version** Final published version Published in **Nature Communications** Citation (APA) Noiri, A., Takeda, K., Nakajima, T., Kobayashi, T., Sammak, A., Scappucci, G., & Tarucha, S. (2022). A shuttling-based two-qubit logic gate for linking distant silicon quantum processors. *Nature Communications*, 13(1), Article 5740. https://doi.org/10.1038/s41467-022-33453-z Important note To cite this publication, please use the final published version (if applicable). Please check the document version above. Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons. Takedown policy Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim. # nature communications **Article** https://doi.org/10.1038/s41467-022-33453-z # A shuttling-based two-qubit logic gate for linking distant silicon quantum processors Received: 2 February 2022 Accepted: 16 September 2022 Published online: 30 September 2022 Akito Noiri ®¹⊠, Kenta Takeda ®¹, Takashi Nakajima ®¹, Takashi Kobayashi ®², Amir Sammak³,⁴, Giordano Scappucci ®³,⁵ & Seigo Tarucha ®¹,² ⊠ Control of entanglement between qubits at distant quantum processors using a two-qubit gate is an essential function of a scalable, modular implementation of quantum computation. Among the many qubit platforms, spin qubits in silicon quantum dots are promising for large-scale integration along with their nanofabrication capability. However, linking distant silicon quantum processors is challenging as two-qubit gates in spin qubits typically utilize shortrange exchange coupling, which is only effective between nearest-neighbor quantum dots. Here we demonstrate a two-qubit gate between spin qubits via coherent spin shuttling, a key technology for linking distant silicon quantum processors. Coherent shuttling of a spin qubit enables efficient switching of the exchange coupling with an on/off ratio exceeding 1000, while preserving the spin coherence by 99.6% for the single shuttling between neighboring dots. With this shuttling-mode exchange control, we demonstrate a two-qubit controlled-phase gate with a fidelity of 93%, assessed via randomized benchmarking. Combination of our technique and a phase coherent shuttling of a qubit across a large quantum dot array will provide feasible path toward a quantum link between distant silicon quantum processors, a key requirement for large-scale quantum computation. Electron spins in silicon quantum dots attract a lot of interest as a platform of quantum computation with high-fidelity universal quantum control<sup>1-3</sup>, long coherence time<sup>4-6</sup>, capability of high-temperature operation<sup>7,8</sup>, and potential scalability<sup>9-12</sup>. With recent technical advances, a densely-packed array of single-electron quantum dots works as a small-scale programmable quantum processor<sup>1,2,13,14</sup>. To scale up quantum computation by wiring to such dense qubit arrays and alleviating signal crosstalk, a quantum link is highly demanded that allows to manipulate entanglement between distant quantum processors in a sparse configuration<sup>11,15</sup>. A sizable exchange coupling required for two-qubit gates is, however, only achieved in qubits between nearest-neighbor quantum dots<sup>1-3,6,12,13,16,17</sup> as the coupling falls off exponentially with distance. Therefore two-qubit gates between distant quantum processors require coherent mediators such as microwave photons<sup>18-21</sup>, empty and multi-electron quantum dots<sup>22,23</sup>, and spin chains<sup>24</sup>. Another approach uses electron shuttling<sup>25–30</sup> to physically move a qubit between quantum processors, bringing it wherever a two-qubit gate needs to be performed. However, a high-fidelity two-qubit gate in either approach is still challenging. Here we propose and demonstrate a shuttling-based two-qubit gate which plays a key role in a quantum link between distant silicon quantum processors by electron shuttling. Figure 1a illustrates how this technique along with a coherent shuttling across a quantum dot array<sup>26,27</sup> can be used to interconnect two distant quantum processors via an empty quantum dot array, making a quantum link between them. More specifically, a qubit in one end of a quantum processor, which we call the moving qubit, is coherently moved to near the end of the other processor, where a sizable exchange coupling with a local qubit sitting there exists (Fig. 1a). Then the moving qubit is coherently shuttled back to the original quantum dot. In contrast to previous <sup>1</sup>RIKEN Center for Emergent Matter Science (CEMS), Wako, Japan. <sup>2</sup>RIKEN Center for Quantum Computing (RQC), Wako, Japan. <sup>3</sup>QuTech, Delft University of Technology, Delft, The Netherlands. <sup>4</sup>Netherlands Organization for Applied Scientific Research (TNO), Delft, The Netherlands. <sup>5</sup>Kavli Institute of Nanoscience, Delft University of Technology, Delft, The Netherlands. —e-mail: akito.noiri@riken.jp; tarucha@riken.jp **Fig. 1** | **Concept of experiment and qubit characterization.** a Concept of the experiment showing how a two-qubit gate between spin qubits at distant quantum processors is implemented to control entanglement between the qubits, making a quantum link between the quantum processors. The two-qubit gate is executed by coherent shuttling of the moving qubit to control the exchange coupling. An empty quantum dot array is used as a shuttling channel which works as a quantum bus. In the experiment, we use a tunnel coupled triple quantum dot containing two spin qubits in two quantum processors and a shuttling channel consisting of a single quantum dot as shown in **b. b** Two operation states used in this work. The local and moving qubits are located apart in the end quantum dots (sparse state) and they are coupled when the two qubits are located in the nearest-neighbor quantum dots (coupled state). **c** False color scanning electron microscope image of a device nominally identical to the one used in this work. The white circles show the position of the quantum dots hosting the qubits. The upper single electron transistor (shown by the large white circle) is used for radiofrequency-detected charge sensing $^{47,48}$ . The white scale bar shows 100 nm. An in-plane external magnetic field $B_{\rm ext}=0.45$ T is applied. **d** Charge stability diagram around the sparse state obtained by differentiating the charge sensing signal $V_{\rm rf}$ . White circles show the initialization and measurement conditions for Q<sub>L</sub> (labeled A) and Q<sub>M</sub> (labeled B). The white square (labeled C) shows the charge symmetry-point where single-qubit gates are implemented. **e** Quantum circuit for the single-qubit Clifford-based randomized benchmarking measurement used to produce (**f**) and (**g**). The same gate sequence is applied to both qubits simultaneously. **f**, **g** Single-qubit primitive gate fidelity characterized at the sparse state using Clifford-based randomized benchmarking for Q<sub>L</sub> (**f**) and Q<sub>M</sub> (**g**) (Methods). The uncertainty in the gate fidelities is obtained by a Monte Carlo method $^{1.38}$ . demonstrations of a controlled-phase (CZ) gate<sup>2,3,6,13</sup>, our two-qubit gate between the local and moving qubits relies on dynamical switching of the exchange coupling by the shuttling processes. This technique will enable to implement the two-qubit gate between qubits at distant quantum processors when combined with shuttling across a long channel. The experiment is performed in a tunnel coupled triple quantum dot hosting two qubits, a minimum setup to demonstrate the shuttling-based two-qubit gate. Initially, the local and moving qubits $Q_L$ and $Q_M$ are in the left and right dots, respectively, where parallel quantum processing with simultaneous single-qubit gates is performed. We refer to this configuration as the sparse state (Fig. 1b). The negligible coupling between the qubits enables us to maintain the high fidelity of single-qubit gates while driving both qubits simultaneously. To perform a two-qubit gate, $Q_M$ in the right dot is shuttled to the center dot, and at the same time, the exchange coupling is turned on. We refer to this state as the coupled state (Fig. 1b). The shuttling-mode exchange switching allows us to efficiently control exchange coupling with an on/off ratio above 1000. By tuning an evolution time in the coupled state, we realize a CZ gate with a fidelity of 93%. Practically, a quantum link that can couple qubits separated by $\sim 10 \, \mu m$ distance is useful for scaling up<sup>15</sup>. Along with the shuttling-based CZ gate, this requires high-fidelity coherent shuttling across a large quantum dot array. With a sufficiently large inter-dot tunnel coupling, we demonstrate that 99.6% of the spin phase coherence is preserved in a single shuttling cycle. Then, challenges to be overcome include precise control of a large quantum dot array. A virtual gate technique is useful for tuning up such a quantum dot array in a scalable manner<sup>25,31</sup>. Furthermore, a recent demonstration of conveyer-mode shuttling<sup>32</sup> can decrease the number of control signals in a long-distance shuttling. In this approach, a qubit is shuttled by an electrostatically defined travelling potential created by an array of gate electrodes which are connected to one of the four control signal sources. Then, the number of control signals is independent of the length of shuttling channel, potentially reducing the complexity of controlling a long shuttling channel. With such technical advances, our technique can implement a quantum link between spin qubits at distant quantum processors that is useful for scaling up. ## Results The device is fabricated on an isotopically enriched silicon/silicongermanium heterostructure. Three layers of aluminum gates create confinement potentials to define the quantum dots<sup>9</sup> (Fig. 1c). We operate this device in two charge configurations with two qubits: the coupled state (1,1,0) and the sparse state (1,0,1), where (I, m, n) denotes the number of electrons in the left (I), center (m) and right (n) dot. On top of the quantum dots, a cobalt micromagnet is fabricated to induce a magnetic field gradient required for electric-dipole spin resonance (EDSR) control of both qubits<sup>33</sup>. In addition, the field gradient makes a Zeeman energy difference of 403 MHz between the left and the center dot (Supplementary Fig. 1a, b). Compared to the Zeeman energy difference, an exchange coupling *J* in a range of 1–10 MHz is small, and it shifts the energy levels defined by the Zeeman energy when the two spins are anti-parallel. This enables us to implement a CZ gate by simply turning on and off $J^{2,12,13}$ . We first demonstrate initialization, measurement, and singlequbit control of the spin qubits in the sparse state. White symbols in Fig. 1d show the gate voltage conditions used for the respective stages. Initialization and measurement are performed by energy-selective tunneling between quantum dots and their adjacent reservoirs<sup>34,35</sup>. Supplementary Fig. 1a, c demonstrates EDSR control of Q<sub>L</sub> and Q<sub>M</sub>. The resonance frequencies differ by 733.4 MHz due to the micromagnet and this is large enough to control both qubits individually. The dephasing times $T_2^*$ are 3 and 4 µs for $Q_L$ and $Q_M$ , which are enhanced by the echo sequence to 18 and 28 µs, respectively (Supplementary Fig. 2a–d). We also obtain the Rabi decay times long enough (>30 μs) for high-fidelity single-qubit gates (Supplementary Fig. 2e, f). We characterize the single-qubit gate fidelities by the simultaneous Clifford-based randomized benchmarking (Fig. 1e). We obtain highfidelity single-qubit gates (single-qubit primitive gate fidelities of $F_{p,s} = 99.906 \pm 0.002\%$ for $Q_L$ and $99.751 \pm 0.003\%$ for $Q_M$ in Fig. 1f, g) even when the same gate sequence is applied to both qubits simultaneously, which shows that these qubits work as two independent single-qubit quantum processors. Next, we demonstrate coherent shuttling of $Q_M$ using the right and center dots (Fig. 2a). The white symbols in Fig. 2b show the two gate voltage conditions for the coupled and the sparse states. The estimated inter-dot tunnel coupling $t_R$ between the dots is 20.2 GHz (Supplementary Fig. 4). After preparing $Q_M$ in the state of either spin-down or spin-up, we shuttle $Q_M$ back and forth by applying the pulse sequence shown in Fig. 2c and measure the final spin-up probability. Figure 2d shows that the initial spin polarization decays with the number of the shuttling cycles n. We extract the spin preservation fidelity per a shuttling cycle to be $F_d = 99.975 \pm 0.012\%$ for the spin-down state and $F_u = 99.971 \pm 0.007\%$ for the spin-up state, respectively. The preservation fidelity of the phase coherence is similarly evaluated by preparing $Q_M$ in the spin-down and -up superposition state and measuring the coherence decay (Fig. 2e). We obtain a coherence preservation fidelity per a shuttling cycle of $F_p = 99.62 \pm 0.05\%$ (Fig. 2f). These fidelities are comparable to those reported in a silicon MOS quantum dot device<sup>26</sup>. This suggests that $Q_M$ can be shuttled over ~500 dots (distance of ~45 $\mu$ m assuming a dot pitch of 0.09 $\mu$ m) before the phase coherence decays by a factor of 1/e. We note that the phase of $Q_M$ shifts when it is shuttled across dots with different Zeeman energies that originate from the micromagnet-induced gradient field and a change in the interface roughness of the heterostructure across dots<sup>36</sup>. Since $t_R$ is sufficiently large for adiabatic shuttling of $Q_M$ , this phase shift is a deterministic coherent phase shift which can be removed by a phase gate implemented by shifting phases of subsequent control microwave pulses in zero gate time<sup>1,12,37</sup>. Then, we demonstrate switching of the exchange coupling I between Q<sub>I</sub> and Q<sub>M</sub> by shuttling Q<sub>M</sub>. This allows us to implement a two-qubit gate between the Q<sub>I</sub> and Q<sub>M</sub> just by switching the operation states via coherent shuttling. To tune up J in the coupled state, we tilt the energy levels of the left and center dots by the tilt voltage $V_{\rm tilt}$ along the black axis in Fig. 3a. J at the coupled state is evaluated by applying the quantum circuit shown in Fig. 3c with which Q<sub>M</sub> accumulates the controlled phase depending on the evolution time $t_{\rm evol}$ at the coupled state (Fig. 3b). The $\pi$ rotations for both qubits in the middle of the phase evolution decouple quasi-static noise<sup>13</sup>. Figure 3d shows / and the decoupled dephasing times for both qubits as a function of $V_{\text{tilt}}$ . While J monotonically increases with increasing $V_{\rm tilt}$ , the decoupled dephasing times are barely affected between $V_{\rm tilt}$ = 0 V and $V_{\rm tilt}$ = 0.012 V and they start decreasing with increasing $V_{\rm tilt}$ above 0.012 V. Therefore, we use $V_{\rm tilt}$ = 0.012 V with J = 1.25 MHz to implement the CZ gate at the maximum performance. On the other hand, we obtain a negligibly small J of 0.9 kHz in the sparse state (Supplementary Fig. 6b). These results demonstrate that a more than one thousand switching ratio of *J* is obtained by coherent electron shuttling. We now use this shuttling-mode switching of J to implement a CZ gate<sup>13</sup> between $Q_L$ and $Q_M$ . The CZ gate is operated by tuning the evolution time in the coupled state to $t_{\rm evol}=1/2J=0.4\,\mu \rm s$ with single-qubit phase corrections made by shifting the phase of subsequent control pulses<sup>12,13,37</sup>. We use a decoupled CZ (DCZ) gate<sup>12,13</sup> to suppress dephasing during the controlled-phase evolution (Fig. 4a). To verify the construction of the DCZ gate, we measure the phase of $Q_M$ after the DCZ gate (Fig. 4b) using the quantum circuit shown in Fig. 4a. The obtained controlled phase is $1.00\pm0.01\,\pi$ from which we demonstrate an execution of the DCZ gate. We note that the CZ gate can be implemented by the DCZ gate followed by single-qubit gates acting on both qubits (Fig. 4c). From the results, we demonstrate that the CZ gate is appropriately operated between $Q_L$ and $Q_M$ . Finally, we execute two-qubit randomized benchmarking to characterize the CZ gate<sup>38,39</sup>. The blue circles in Fig. 4f show the averaged sequence fidelity Ft (Methods) measured by the Clifford sequence shown in Fig. 4d. From the decay of the sequence fidelity, we extract a two-qubit Clifford gate fidelity $F_C = 88.02 \pm 0.06\%$ (Methods). The CZ gate fidelity is characterized with an additional measurement (Fig. 4e) where the CZ gate is interleaved between each randomly chosen Clifford gate. By comparing the decay of sequence fidelities between with (red circles in Fig. 4f) and without the interleaved CZ gates, we extract the CZ gate fidelity of $F_{\rm CZ}$ = 92.72 ± 0.18% (Methods). The obtained fidelity is mostly limited by dephasing due to the slow controlled-phase accumulation of 0.4 µs compared to the decoupled dephasing times of ~7 µs (Supplementary Fig. 8). Application of a barrier gate pulse in addition to the shuttling pulse would further improve the CZ gate fidelity by increasing J around the charge-symmetry point (Supplementary Note 1). In addition, the fluctuations of EDSR resonance frequencies during the data acquisition contribute to the obtained infidelity of the CZ gate. We calibrate these parameters in every ~2 h and the total data acquisition takes ~10 h. More frequent auto-calibration during the measurement<sup>37</sup> would further improve the gate fidelity. **Fig. 2** | **Performance of coherent shuttling of Q**<sub>M</sub>. a Energy diagram of the triple quantum dot at the gate voltage condition shown in the white symbols in (**b**). **b** Charge stability diagram around the (1,0,1) (sparse state) and (1,1,0) (coupled state) charge states. **c** Pulse sequence used to measure the spin-up probability depending on the number of shuttling cycles n shown in (**d**). We use the charge symmetry-point at the coupled state. To eliminate the spin relaxation effect depending on time, the total time spent at each dot is fixed at 120 $\mu$ s independent of n. **d** Spin-up probability after repeated shuttling cycles. We extract fidelities of the spin polarization preservation during a single back and forth shuttling cycle as $F_d$ (prepared in spin-down) and $F_u$ (prepared in spin-up) from fitting the data with an exponential decaying function (black curves). The errors represent the estimated standard errors for the best-fit values. **e** Pulse sequence used to measure the amplitude in (**f**). A $\pi$ rotation in the middle of the repeated shuttling cycles decouples quasi-static noise<sup>26</sup>. In addition, to eliminate the dephasing effect depending on time, the total time spent at each dot is fixed at 1.2 $\mu$ s independent of n. **f** Number of shuttling cycles dependence of preservation of the spin phase coherence. The phase of the final $\pi/2$ rotation is varied to extract the oscillation amplitudes. We obtain the preservation fidelity $F_p$ of the spin phase coherence by fitting the data with an exponential decaying function. The errors represent the estimated standard errors for the best-fit values. ## Discussion We also emphasize that the shuttling-mode exchange switching is beneficial for local qubit operations. A high-fidelity two-qubit gate requires large (-10 MHz) exchange coupling for a short gate time<sup>1-3</sup>. Except when operating the two-qubit gate, on the other hand, the coupling must be strictly turned off to below -10 kHz to maintain the demonstrated high fidelity<sup>5,40</sup> of single-qubit gates (Supplementary Fig. 9). This is because the residual coupling induces a qubit energy shift conditional on neighboring qubit states, which decreases the single-qubit gate fidelity<sup>2,12</sup>. Typical residual coupling is a few tens of kHz<sup>2,3</sup> in the conventional scheme where the exchange coupling is switched by tilting the energy levels of quantum dots<sup>6,41,42</sup> and/or by modifying the potential barrier between quantum dots<sup>16,17,43-45</sup>. The shuttling-mode operation naturally enables to switch the exchange coupling with a high enough on/off ratio of above 1000. We note that controllability of the coupling by the conventional schemes has been improved recently to the on/off ratio of 1000 in an advanced device structure<sup>46</sup> but an even larger on/off ratio may be required for further enhancing the gate fidelity. The shuttling-mode exchange switching can be used together with the conventional technique to improve the exchange controllability and thus favorable not only for linking distant quantum processors but also for implementing high-fidelity local qubit operations. In summary, we demonstrate a CZ gate between silicon spin qubits by coherent shuttling of one of the qubits for linking distant quantum processors. The coherent shuttling allows us to shuttle a qubit while preserving its spin phase by 99.6% and simultaneously switch on and off the exchange coupling. The shuttling-mode Fig. 3 | Exchange coupling switching by coherent shuttling of Q<sub>M</sub>. a Charge stability diagram around the coupled state measured as a function of the P1 and P2 gate voltage. The black arrow and the white star show the tilt voltage axis and its origin ( $V_{\text{tilt}} = 0 \text{ V}$ ), respectively in (**d**). **b**, **c** A detailed voltage pulse sequence (**b**) and quantum circuit (c) used for measurement in (d). A wait time of 5 ns at $V_{\text{tilt}} = 0 \text{ V}$ (the charge symmetry-point) is inserted before and after a tilting voltage pulse to avoid unintentional charge transition during switching of the exchange coupling. d Operation point dependence of J and the decoupled dephasing times for both qubits in the coupled state. A phase of the final $\pi/2$ rotation for $Q_M$ is varied to obtain the phase accumulation in $Q_M$ . By comparing the phase of $Q_M$ in two different conditions of Q<sub>L</sub> prepared in spin-down and -up, we obtain the controlled-phase $2\pi J t_{\text{evol}}$ as a function of the total evolution time $t_{\text{evol}}$ , from which we extract J. We find that J is $\sim 0.1$ MHz at $V_{\text{tilt}} = 0$ V which is limited by a small tunnel coupling $t_1$ between the left and center dots (Supplementary Note 1). This is too small to implement a CZ gate with decoupled dephasing times of $\sim$ 10 $\mu$ s. J can be enhanced by increasing $V_{\text{tilt}}$ . The decoupled dephasing time of $Q_{\text{M}}$ is obtained from the exponential decay of the oscillation amplitude of spinup probability as a function of the phase of the final $\pi/2$ rotation for $Q_M$ (Supplementary Fig. 8). Single-qubit gates for Q<sub>L</sub> and Q<sub>M</sub> are swapped to measure the decoupled dephasing time of Q<sub>L</sub>. The decoupled dephasing times are longer than those obtained without decoupled sequence as shown in Supplementary Fig. 5b. The errors represent the estimated standard errors for the bestfit values. exchange switching allows us to implement the CZ gate with a fidelity of 93% accompanied with a high on/off ratio of more than one thousand. Even higher gate fidelity will be achieved by an additional barrier gate pulse. These results demonstrate key technologies for a shuttling-based quantum link between distant quantum processors and thereby open a path to realization of large-scale spin-based quantum computation. ## Methods ## Measurement setup The sample is cooled down in a dry dilution refrigerator (Oxford Instruments Triton) to the electron temperature of ~60 mK. The dc gate voltages are supplied by a 24-channel digital-to-analog converter (QDevil ApS QDAC), which is low-pass filtered at a cutoff frequency of 800 Hz. The voltage pulses applied to the P1, P2, and P3 gate electrodes are generated by an arbitrary waveform generator (Tektronix AWG5014C). The output of the arbitrary waveform generator is low-pass filtered at a cutoff frequency of 100 MHz, which limits the time required for the electron shuttling to $\sim 3$ ns. By inserting a ramp time for the shuttling pulse, we find that the preservation fidelity of spin phase coherence monotonically decreases with increasing the ramp time. Therefore, we omit the ramp time all through the experiments. The EDSR microwave pulses are generated using an I/Q modulated signal generator (Anritsu MG3692C with a Marki microwave MLIQ-0218 I/Q mixer) and applied to the bottom screening gate. The I/Q modulation signals are generated by another arbitrary waveform generator (Tektronix AWG70002A) triggered by the arbitrary waveform generator used for generating the gate voltage pulses. # Sequence fidelity and gate fidelity extraction in randomized benchmarking The sequence fidelity of single-qubit randomized benchmarking is obtained by the following procedure $^{1,4,12,13}$ . We measure two data sets of spin-up probability $P_{\uparrow}(L)$ and $P'_{\uparrow}(L)$ as a function of the number of Clifford gates L. Here, the recovery Clifford gate is chosen so that the final ideal state is spin-up for $P_{\uparrow}(L)$ and spin-down for $P'_{\uparrow}(L)$ . Then the sequence fidelity $F_s$ (L) is obtained from $F_s(L) = P_{\uparrow}(L) - P'_{\uparrow}(L) = A_s p_s^L$ , where $p_s$ is the depolarizing parameter and $A_s$ is the constant which absorbs the state preparation and measurement errors. We average 24 random sequences, each of which are repeated 1000 times to measure $F_s$ (L). The Clifford gate fidelity $F_{C,s}$ is obtained by $F_{C,s} = (1+p_s)/2$ . Since a Clifford gate contains 1.875 primitive gates on average, we extract the primitive gate fidelity $F_{p,s}$ as $F_{p,s} = 1 - (1-F_{C,s})/1.875$ . Similarly, the sequence fidelity of two-qubit randomized benchmarking is extracted by the following procedure¹. We measure $P_{\uparrow\uparrow}(L)$ ( $P'_{\uparrow\uparrow}(L)$ ) as a function of L with the recovery Clifford gate chosen so that the final ideal state is spin-up (spin-down) for both qubits. Here $P_{\uparrow\uparrow}$ and $P'_{\uparrow\uparrow}$ is the joint probability of spin-up in both qubits. Then the sequence fidelity $F_{\rm t}(L)$ is extracted from $F_{\rm t}(L) = P_{\uparrow\uparrow}(L) - P'_{\uparrow\uparrow}(L) = A_{\rm t} P_{\rm t}^L$ , where $p_{\rm t}$ is the depolarizing parameter and $A_{\rm t}$ is the constant which absorbs the state preparation and measurement errors. We average 50 random sequences each of which are repeated 2000 times to measure $F_{\rm t}(L)$ . The two-qubit Clifford gate fidelity is obtained by $F_{\rm C} = (1+3p_{\rm t})/4$ . The CZ gate fidelity is obtained as follows<sup>1,38</sup>. We first measure $F_t$ (L) by applying random Clifford gates (Fig. 4d) and obtain the depolarizing parameter $p_{ref}$ as a reference. We also measure $F_t$ (L) by applying the CZ gate between each random Clifford gates (Fig. 4e) and obtain the depolarizing parameter $p_{CZ}$ . Then we extract the CZ gate fidelity as $F_{CZ} = (1 + 3p_{CZ}/p_{ref})/4$ . The errors of the gate fidelities are obtained by a Monte Carlo method<sup>1,38</sup>. We fit the resulting fidelity distribution by the Gaussian distribution and extract its standard deviation. **Fig. 4** | **Calibration and characterization of CZ gate. a** Quantum circuit used for calibrating the controlled-phase accumulation in $Q_M$ during the DCZ gate. **b** Accumulated phase on $Q_M$ in the DCZ gate operation when $Q_L$ is prepared in spin-down (blue) and -up (red) measured using the circuit shown in (a). Here, an unconditional phase accumulation of $0.04\pi$ for $Q_M$ is compensated by shifting the phase of the final $\pi/2$ rotation<sup>12,13,37</sup>. At the same time, $Q_L$ also acquires an unconditional phase of $0.065\pi$ (Supplementary Fig. 7b). We use $V_{tilt}$ = 0.012 V at the coupled state where J = 1.25 MHz. **c** Quantum circuit for constructing the CZ gate from the DCZ gate and single-qubit gates. Here, we use Y gates acting on both qubits to implement the DCZ gate (inside the dashed square) instead of X gates used in (a). The single-qubit phase gates are implemented by changing phases of the subsequent control pulses<sup>1,12,37</sup>. **d**, **e** Quantum circuit for the two-qubit Clifford-based randomized benchmarking measurement without (**d**) and with (**e**) interleaved CZ gates, respectively. The two-qubit Clifford group has 11,520 elements all of which can be constructed from the combinations of CZ gates and single-qubit gates acting on both qubits<sup>38,39</sup>. **f** The two-qubit Clifford gate fidelity and the CZ gate fidelity extracted by the randomized benchmarking measurement (Methods). The uncertainty in the gate fidelities is obtained by a Monte Carlo method<sup>1,38</sup>. # Data availability The data that support findings in this study are available from the Zenodo repository at https://doi.org/10.5281/zenodo.7033594. #### References - Noiri, A. et al. Fast universal quantum gate above the fault-tolerance threshold in silicon. Nature 601, 338–342 (2022). - 2. Xue, X. et al. Quantum logic with spin qubits crossing the surface code threshold. *Nature* **601**, 343–347 (2022). - 3. Mills, A. R. et al. Two-qubit silicon quantum processor with operation fidelity exceeding 99%. Sci. Adv. 8, eabn5130 (2022). - 4. Veldhorst, M. et al. An addressable quantum dot qubit with fault-tolerant control-fidelity. *Nat. Nanotechnol.* **9**, 981–985 (2014). - Yoneda, J. et al. A quantum-dot spin qubit with coherence limited by charge noise and fidelity higher than 99.9%. *Nat. Nanotechnol.* 13, 102–106 (2018). - Veldhorst, M. et al. A two-qubit logic gate in silicon. Nature 526, 410–414 (2015). - Petit, L. et al. Universal quantum logic in hot silicon qubits. *Nature* 580, 355–359 (2020). - 8. Yang, C. H. et al. Silicon quantum processor unit cell operation above one Kelvin. *Nature* **580**, 350–354 (2020). - Zajac, D. M., Hazard, T. M., Mi, X., Nielsen, E. & Petta, J. R. Scalable gate architecture for a one-dimensional array of semiconductor spin qubits. *Phys. Rev. Appl.* 6, 054013 (2016). - 10. Li, R. et al. A crossbar network for silicon quantum dot qubits. *Sci. Adv.* **4**, eaar3960 (2018). - Vandersypen, L. M. K. et al. Interfacing spin qubits in quantum dots and donors - hot, dense and coherent. npj Quantum Inf. 3, 34 (2017). - 12. Takeda, K. et al. Quantum tomography of an entangled three-qubit state in silicon. *Nat. Nanotechnol.* **16**, 965–969 (2021). - 13. Watson, T. F. et al. A programmable two-qubit quantum processor in silicon. *Nature* **555**, 633–637 (2018). - Xue, X. et al. CMOS-based cryogenic control of silicon quantum circuits. Nature 593, 205–210 (2021). - 15. Boter, J. M. et al. Spiderweb Array: A Sparse Spin-Qubit Array. *Phys. Rev. Appl.* **18**, 024053 (2022). - Zajac, D. M. et al. Resonantly driven CNOT gate for electron spins. Science 359, 439–442 (2018). - 17. Sigillito, A. J., Gullans, M. J., Edge, L. F., Borselli, M. & Petta, J. R. Coherent transfer of quantum information in silicon using resonant SWAP gates. *npj Quantum Inf.* **5**, 110 (2019). - Mi, X. et al. A Coherent Spin-Photon Interface in Silicon. Nature 555, 599–603 (2018). - 19. Samkharadze, N. et al. Strong spin-photon coupling in silicon. *Science* **359**, 1123–1127 (2018). - 20. Landig, A. J. et al. Coherent spin-qubit photon coupling. *Nature* **560**, 179–184 (2018). - Borjans, F., Croot, X. G., Mi, X., Gullans, M. J. & Petta, J. R. Long-Range Microwave Mediated Interactions Between Electron Spins. Nature 577, 195–198 (2020). - Baart, T. A., Fujita, T., Reichl, C., Wegscheider, W. & Vandersypen, L. M. K. Coherent spin-exchange via a quantum mediator. *Nat. Nanotechnol.* 12, 26–30 (2016). - 23. Malinowski, F. K. et al. Fast spin exchange across a multielectron mediator. *Nat. Commun.* **10**, 1196 (2019). - Kandel, Y. P. et al. Adiabatic quantum state transfer in a semiconductor quantum-dot spin chain. *Nat. Commun.* 12, 2156 (2021). - Mills, A. R. et al. Shuttling a single charge across a onedimensional array of silicon quantum dots. *Nat. Commun.* 10, 1063 (2019). - Yoneda, J. et al. Coherent spin qubit transport in silicon. Nat. Commun. 12, 4114 (2021). - Fujita, T., Baart, T. A., Reichl, C., Wegscheider, W. & Vandersypen, L. M. K. Coherent shuttle of electron-spin states. npj Quantum Inf. 3, 22 (2017). - Bertrand, B. et al. Fast spin information transfer between distant quantum dots using individual electrons. *Nat. Nanotechnol.* 11, 672–676 (2016). - 29. Jadot, B. et al. Distant spin entanglement via fast and coherent electron shuttling. *Nat. Nanotechnol.* **16**, 570–575 (2021). - 30. Ginzel, F., Mills, A. R., Petta, J. R. & Burkard, G. Spin shuttling in a silicon double quantum dot. *Phys. Rev. B* **102**, 195418 (2020). - 31. Volk, C. et al. Loading a quantum-dot based 'Qubyte' register. *npj Quantum Inf.* **5**, 29 (2019). - 32. Seidler, I. et al. Conveyor-mode single-electron shuttling in Si/SiGe for a scalable quantum computing architecture. *npj Quantum Inf.* **8**, 100 (2022). - Yoneda, J. et al. Robust micro-magnet design for fast electrical manipulations of single spins in quantum dots. *Appl. Phys. Express* 8. 084401 (2015). - Elzerman, J. M. et al. Single-shot read-out of an individual electron spin in a quantum dot. *Nature* 430, 431–435 (2004). - Morello, A. et al. Supplementry Information: Single-shot readout of an electron spin in silicon. *Nature* 467, 687–691 (2010). - Hosseinkhani, A. & Burkard, G. Relaxation of single-electron spin qubits in silicon in the presence of interface steps. *Phys. Rev. B* 104, 085309 (2021). - 37. Huang, W. et al. Fidelity benchmarks for two-qubit gates in silicon. *Nature* **569**, 532–536 (2019). - Barends, R. et al. Superconducting quantum circuits at the surface code threshold for fault tolerance. Nature 508, 500–503 (2014). - 39. Xue, X. et al. Benchmarking gate fidelities in Si/SiGe two-qubit device. *Phys. Rev. X* **9**, 021011 (2019). - 40. Yang, C. H. et al. Silicon qubit fidelities approaching incoherent noise limits via pulse engineering. *Nat. Electron.* **2**, 151–158 (2019). - 41. Petta, J. R. et al. Coherent manipulation of coupled electron spins in semiconductor quantum dots. *Science* **309**, 2180–2184 (2005). - 42. Maune, B. M. et al. Coherent singlet-triplet oscillations in a siliconbased double quantum dot. *Nature* **481**, 344–347 (2012). - Reed, M. D. et al. Reduced sensitivity to charge noise in semiconductor spin qubits via symmetric operation. *Phys. Rev. Lett.* 116, 110402 (2016). - 44. Martins, F. et al. Noise suppression using symmetric exchange gates in spin qubits. *Phys. Rev. Lett.* **116**, 116801 (2015). - 45. Takeda, K., Noiri, A., Yoneda, J., Nakajima, T. & Tarucha, S. Resonantly driven singlet-triplet spin qubit in silicon. *Phys. Rev. Lett.* **124**, 117701 (2020). - 46. Ha, W. et al. A flexible design platform for Si/SiGe exchange-only qubits with low disorder. *Nano Lett.* **22**, 1443–1448 (2022). - Noiri, A. et al. Radio-frequency-detected fast charge sensing in undoped silicon quantum dots. Nano Lett. 20, 947–952 (2020). - 48. Connors, E. J., Nelson, J. & Nichol, J. M. Rapid high-fidelity spin state readout in Si/SiGe quantum dots via radio-frequency reflectometry. *Phys. Rev. Appl.* **13**, 024019 (2020). ## **Acknowledgements** We thank the Microwave Research Group in Caltech for technical support. This work was supported financially by Core Research for Evolutional Science and Technology (CREST), Japan Science and Technology Agency (JST) (JPMJCR15N2 and JPMJCR1675), MEXT Quantum Leap Flagship Program (MEXT Q-LEAP) grant Nos. JPMXSO118069228, JST Moonshot R&D Grant Number JPMJMS226B, and JSPS KAKENHI grant Nos. 16H02204, 17K14078, 18H01819, 19K14640, and 20H00237. T.N. acknowledges support from JST PRESTO Grant Number JPMJPR2017. ## **Author contributions** A.N. and T.N. conceived the project. A.N. and K.T. fabricated the device and performed the measurements. T.N. and T.K. contributed the data acquisition and discussed the results. A.S and G.S developed and supplied the <sup>28</sup>silicon/silicon-germanium heterostructure. A.N. wrote the manuscript with inputs from all co-authors. S.T. supervised the project. ## **Competing interests** The authors declare no competing interests. ## **Additional information** **Supplementary information** The online version contains supplementary material available at https://doi.org/10.1038/s41467-022-33453-z. **Correspondence** and requests for materials should be addressed to Akito Noiri or Seigo Tarucha. **Peer review information** *Nature Communications* thanks Amin Hosseinkhani, Dohun Kim and the other, anonymous, reviewer for their contribution to the peer review of this work. Peer reviewer reports are available. **Reprints and permission information** is available at http://www.nature.com/reprints **Publisher's note** Springer Nature remains neutral with regard to jurisdictional claims in published maps and institutional affiliations. **Open Access** This article is licensed under a Creative Commons Attribution 4.0 International License, which permits use, sharing, adaptation, distribution and reproduction in any medium or format, as long as you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if changes were made. The images or other third party material in this article are included in the article's Creative Commons license, unless indicated otherwise in a credit line to the material. If material is not included in the article's Creative Commons license and your intended use is not permitted by statutory regulation or exceeds the permitted use, you will need to obtain permission directly from the copyright holder. To view a copy of this license, visit <a href="http://creativecommons.org/licenses/by/4.0/">http://creativecommons.org/licenses/by/4.0/</a>. © The Author(s) 2022, corrected publication 2022