

**Delft University of Technology** 

# 29.3 A Cryo-CMOS Receiver with 15K Noise Temperature Achieving 9.8dB SNR in 10µs Integration Time for Spin Qubit Readout

Prabowo, Bagas; Pietx-Casas, Oriol; Montazerolghaem, Mohammad Ali; Scappucci, Giordano; Vandersypen, Lieven M.K.; Sebastiano, Fabio; Babaie, Masoud

DOI 10.1109/ISSCC49657.2024.10454300

Publication date

**Document Version** Final published version

Published in 2024 IEEE International Solid-State Circuits Conference, ISSCC 2024

### Citation (APA)

Prabowo, B., Pietx-Casas, O., Montazerolghaem, M. A., Scappucci, G., Vandersypen, L. M. K., Sebastiano, F., & Babaie, M. (2024). 29.3 A Cryo-CMOS Receiver with 15K Noise Temperature Achieving 9.8dB SNR in 10µs Integration Time for Spin Qubit Readout. In *2024 IEEE International Solid-State Circuits Conference, ISSCC 2024* (pp. 474-476). (Digest of Technical Papers - IEEE International Solid-State Circuits Conference). IEEE. https://doi.org/10.1109/ISSCC49657.2024.10454300

#### Important note

To cite this publication, please use the final published version (if applicable). Please check the document version above.

#### Copyright

Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

#### Takedown policy

Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim.

## 29.3 A Cryo-CMOS Receiver with 15K Noise Temperature Achieving 9.8dB SNR in $10\mu$ s Integration Time for Spin Qubit Readout

Bagas Prabowo<sup>1,2</sup>, Oriol Pietx-Casas<sup>1,2</sup>, Mohammad Ali Montazerolghaem<sup>1</sup>, Giordano Scappucci<sup>1,2</sup>, Lieven M. K. Vandersypen<sup>1,2</sup>, Fabio Sebastiano<sup>1,2</sup>, Masoud Babaie<sup>1,2</sup>

<sup>1</sup>Delft University of Technology, Delft, The Netherlands <sup>2</sup>QuTech, Delft, The Netherlands

Continuous rounds of quantum error correction (QEC) are essential to achieve fault- $\stackrel{\odot}{\approx}$  tolerant quantum computers (QCs). In each QEC cycle, thousands of ancilla quantum  $\frac{1}{2}$  bits (qubits) must be read out faster than the qubits' decoherence time (<<T<sub>2</sub>\*~120 $\mu$ s cryogenic temperatures (cryo-CMOS RXs) have recently been introduced for gate-based 8[1] and RF reflectometry [2] readout of only with the second sec  ${\stackrel{\mathrm{d}}{\simeq}}$  for spin qubits). To address this urgent need, several CMOS receivers operating at Freadout [3]. However, they have a few shortcomings. First, due to the temperature-gindependent shot noise of transistors in nanometer CMOS technology [4], their measured  $\Im$  noise temperature (T<sub>N</sub>) is limited to 40K, thus degrading gubit readout fidelity. Second,  $\breve{\alpha}$  due to their large T<sub>N</sub>, prior art showed either only the electrical performance of their chips by applying a relatively large (i.e., -85dBm [2]) modulated signal directly to the RX input [2,3] or offered limited qubit measurements by exploiting a HEMT amplifier prior to the RX [1]. Those issues hinder future monolithic integration between solid-state qubits and readout electronics. This work advances the prior art by (1) introducing a wideband passive amplification circuit at the RX front-end to minimize the shot noise contribution of the active devices, lowering prior art  $T_N$  by ~2.7x; (2) demonstrating the RX Eperformance in an RF-reflectometry qubit readout scheme without using off-the-shelf ELNA prior to the RX.

 $\stackrel{7}{\odot}$  Figure 29.3.1 shows the principle of RF reflectometry readout in a double quantum dot  $\stackrel{7}{\odot}$  (DQD) system. It uses a single electron transistor (SET) as a charge sensor, which is (DQD) system. It uses a single electron transistor (SET) as a charge sensor, which is The plunger gates, individual electrons can be loaded in and out of the left and right QD, and the country of the country of the left and right QD, changing their occupation (N. N.) in the observe statistic conductance is a function of its gate voltage ( $V_{q,SET}$ ),  $N_L$  and  $N_R$ . At a fixed  $V_{q,SET}$ , the SET Channel conductance curve shifts by  $\sim e/U_g$  when an electron is added to the right QD is 2 In the RF reflectometry system, the left QD is used as a data qubit, and the right QD is  $\frac{1}{2}$ channel conductance curve shifts by  $\sim e/C_g$  when an electron is added to the right QD.  $\dot{x}$  initialized to state |0
angle (spin down). During the readout, the data qubit state collapses to  $\stackrel{\scriptstyle }{\scriptstyle \Join}$  either  $|0\rangle$  or  $|1\rangle$  . In case of spin up, the electron can tunnel to the right QD, modulating  $\dot{lpha}$  the SET conductance. Since the SET drain is coupled to an inductor to resonate with its  $\mathfrak{C}$  parasitic capacitance, the SET state-dependent channel conductance can be measured by applying an RF tone at the tank resonance and monitoring the amplitude and phase of the reflected signal. The readout SNR (see the equation in Fig. 29.3.1) depends on its  $\ddot{g}$  input equivalent noise power spectral density (N<sub>eo</sub>), integration time (T<sub>int</sub>), the power of the probe tone ( $P_{in}$ ), and the separation between reflection coefficients ( $S_{11}$ ) of the qubit states, reflecting the SET charge sensitivity. At first glance, to achieve the desired SNR,  $\frac{1}{2}N_{eo}$  specification can be greatly relaxed by increasing  $P_{in}$ . However, a large voltage swing ëof the probe tone can force the DQD to operate across different charge regimes,  $\ddot{\mathbb{Q}}$  disturbing readout operation. Hence,  $P_{in}$ <-100dBm is typically used, thus demanding  $\frac{1}{2}$  extremely low T<sub>N</sub> or large T<sub>int</sub> to satisfy SNR>10dB to reach a minimum readout fidelity ខ្មី of 99.9% for QEC

<sup>9</sup> In deep sub- $\mu$ m CMOS, the channel noise is not solely thermal but also includes shotbig like noise due to the quasi-ballistic transport of the carriers (see  $V_n^2$  equation in Fig. 29.3.2). For a 40nm channel-length transistor, ~25% of the total noise is contributed by shot noise at room temperature (RT) [4]. By operating at 4K, the thermal portion of  $V_n^2$ becomes 75x smaller, but its shot noise portion reduces negligibly, since  $(g_m/l_d)^2 \times I_d$ slightly increases in saturation. Hence,  $T_N$  merely reduces by ~4-5× in prior art cryo-CMOS RXs from RT to 4K [1-3]. To further reduce shot noise, one needs to significantly increase the transistor current ( $I_d$ ), but this would greatly increase the power consumption and even degrades the thermal noise portion due to self-heating. Therefore, we propose to add a passive amplification network at the RX input and place active devices in the baseband (BB), where long-channel devices with low shot noise can be used. This greatly reduces the receiver's  $T_N$ , as the passive network only exhibits thermal noise, and its passive gain suppresses the active device shot noise.

Fig. 29.3.2-bottom shows the conceptual block diagram of the proposed RX. The input port of an off-chip quadrature-hybrid coupler (QHC) is connected to the qubit readout signal, while its isolation port is terminated by a 50 $\Omega$  resistor (R\_M) to provide wideband input matching. Two identical passive amplification and quadrature downconversion chains are connected to the QHC coupled (CPL) and through (THR) ports. Assuming the input impedance of the amplification/downconversion chain is much higher than 50 $\Omega$ , the desired signal (V<sub>s</sub>) is directed to the CPL and THR ports by  $\sqrt{2}x$  amplification but with 90° phase difference [5]. Combined with 4× voltage amplification realized by 1:2 step-up transformers and summing in-phase signals at the mixers' outputs, a total

single-ended gain of ~15dB is obtained at the input to the BB amplifiers, thus significantly reducing their (shot) noise contribution to the RX noise temperature. With respect to the signal, the  $R_{\rm M}$  noise appears with 90° phase shift at CPL/THR ports and eventually gets cancelled at the BB outputs due to the specific selection of LO phases used in the quadrature mixers.

Figure 29.3.3 shows the proposed RX schematic. Instead of using transformers that significantly increase chip area and limit the RX operating frequency range, the capacitive stacking technique in N-path filters is adopted to realize the required passive amplification [6]. In general, in an N-path filter, the in-band downconverted voltages across the mixing capacitors using out-of-phase non-overlapping clocks are additive inverse. Therefore, by properly stacking those capacitors, a BB voltage gain of 2 is realized at the bottom plate of the corresponding capacitor. In the first stage of our RX, the bottom-plate voltages of the mixing capacitors (C<sub>1</sub>) are sequentially connected to an output node ( $V_{o,RF}$ ), thus realizing a staircase approximation of the RF input signal with a gain of 2. The <sup>2md</sup> stage gain in the BB capacitors (C<sub>2</sub>). Finally, the corresponding BB signals of CPL and THR paths are combined to achieve R<sub>M</sub> noise cancellation. Note that the voltage amplification occurs around the LO frequency, which can be tuned to achieve a wide operating frequency range.

For BB amplification, 31× programmable parallel self-biased inverters with long-channel transistors are used to minimize their shot noise. Since the transistor 1/f noise does not scale with temperature, the inverter's area should be large enough such that its 1/f noise at 4K does not limit the receiver's T<sub>N</sub> at IF>5MHz. However, this increases the parasitic input capacitance of the BB amplifiers (C<sub>BB</sub>), which transfers to the RX input by a factor of  $(0.5\pi^2)\times(4\sqrt{2})^2$  due to the transparency and amplification of the passive network, thus limiting the RX channel bandwidth (BW). This results in a tradeoff between the RX noise and channel BW. Moreover, to have a negligible charge loading effect, C<sub>1</sub>>C<sub>2</sub>>C<sub>BB</sub>, leading to another tradeoff between noise and area.

Fabricated in 40nm CMOS (Fig. 29.3.7), the RX chip with a core area of 0.26mm<sup>2</sup> consumes 10.8/12mW at 4K/RT at 1.1GHz. Fig. 29.3.4 shows the RX measured electrical performance. By tuning the LO frequency, the RX voltage gain remains larger than 40dB/35dB across the operating frequency of 0.1-2.5GHz at 4K/RT. Mainly determined by the off-chip QHC, the S<sub>11</sub> remains <-10dB over the desired BW. Due to the limited driving capability of the output buffer, the BB channel BW is 9MHz at RT and increases to 23MHz at CT due to the increased transistor mobility. The RX noise is measured with the attenuated Y-Factor method in a helium dewar. The RX noise temperature does not improve when the number of active inverter cells is >15. At 4K, the RX noise temperature reaches 15±2.78K at IF=7-23MHz, showing a 15× reduction compared to RT, thanks to the passive amplification.

Figure 29.3.5 shows the DQD readout measurements in which the RX and DQD are placed at the 4K plate and on the mixing chamber of a dilution refrigerator, respectively, and the SET is coupled to a superconducting NbTiN inductor (Fig. 29.3.7). First, we measure the SET response by applying a -100dBm tone at the tank resonant frequency of 119MHz while sweeping  $V_{q,SET}$ . Regular Coulomb oscillations are observed (Fig. 29.3.5 top-left). Then, we fix  $V_{q,SET}$  at a maximum oscillation slope (red dashed line), and monitor the reflected signal at the RX output while sweeping the  $V_{RP}$  and  $V_{LP}$  plunger gates. The resulting stability diagram shows clear distinctions when the number of electrons in the right QD changes (Fig. 29.3.5 top-right). To emulate qubit readout, 10000 readout shots at regions (1,3) and (1,4) of the stability diagram are executed. The resulting IQ constellation diagram from the RX downconverted signals reveals two distinct responses, showing an SNR of 9.8dB for an integration time of 10µs (<<T\_2\*-120µs) for each single-shot readout, corresponding to a bit error rate of <10<sup>-3</sup> (Fig. 29.3.5 bottom).

Compared to prior art RXs (Fig. 23.3.6), this work achieves 2.7× lower noise while consuming the lowest power. As the RX front-end uses only switches and capacitors, its noise and BW are expected to further improve by technology scaling. Moreover, this work, for the first time, demonstrated 99.9% charge-state readout fidelity with a cryo-CMOS RX, thus paving a step towards integrating readout electronics in future scalable QC.

#### Acknowledgement.

The authors would like to acknowledge Intel Corp. for funding.

#### References:

[1] B. Prabowo et al., "A 6-to-8GHz 0.17mW/qubit cryo-CMOS receiver for multiple spin qubit readout in 40nm CMOS technology," *ISSCC*, pp. 212-213, 2021.

[2] J. S. Park et al., "A fully integrated cryo-CMOS SoC for qubit control in quantum computers capable of state manipulation, readout and high-speed gate pulsing of spin qubits in Intel 22nm FFL FinFET technology," *ISSCC*, pp. 208-209, 2021.

[3] K. Kang et al., "A cryo-CMOS controller IC with fully integrated frequency generators for superconducting qubits," *ISSCC*, pp. 362-363, 2022.

[4] V. M. Mahajan et al., "A physical understanding of RF noise in bulk nMOSFETs with channel lengths in the nanometer regime," *IEEE Trans. on Electron Devices*, vol. 59, no. 1, pp. 197-205, 2012.

Authorized licensed use limited to: TU Delft Library. Downloaded on March 26,2024 at 11:54:15 UTC from IEEE Xplore. Restrictions apply.



Figure 29.3.1: (Top-left) DQD structure with a SET; (Top-right) DQD's stability Figure 29.3.2: (Top-left) Input equivalent voltage noise of active devices, containing diagram; (Bottom-left) SET's conductance versus SET's potential; (Bottom-right) thermal and shot noise; (Top-right) Proposed solution to suppress shot noise at CT; Block diagram of RF-reflectometry readout for semiconductor spin qubit.



amplification/downconversion, and inverter-based baseband amplifiers; (Bottom) left) T<sub>w</sub> versus number of active inverter cells; (Bottom-right) Gain and S<sub>11</sub> of RX Conceptual waveforms of the intermediate nodes of the proposed RX.



Figure 29.3.5: (Top-left) Coulomb oscillations; (Top-right) Stability diagram. (Bottomleft) I/Q diagram when measured at (1,3) and (1,4) regions; (Bottom-right) Histogram Figure 29.3.6: Comparing (Top) electrical and (Bottom) qubit readout performance of 20k readout shots with T<sub>int</sub>=10µs, achieving 9.8dB SNR.

## ISSCC 2024 / February 21, 2024 / 2:20 PM



(Bottom) Conceptual block diagram of proposed RX.



Figure 29.3.4: Electrical characterization of proposed RX at RT and 4K. (Top-Left) Figure 29.3.3: (Top) Proposed RX schematic, incorporating two stages of passive RX gain referred at BB frequencies; (Top-Right) T<sub>N</sub> across BB frequencies; (Bottomacross 0.1-2.5 GHz measured with different QHC.

|                          | This Work                | Prabowo<br>ISSCC'21 [1]      | Park<br>ISSCC'21 [2] | Ruffino<br>ISSCC'21 [7]      | Kang<br>ISSCC'22 [3]         | Das<br>IMS'22 [8]               | Lin<br>RFIC'22 [9]      |
|--------------------------|--------------------------|------------------------------|----------------------|------------------------------|------------------------------|---------------------------------|-------------------------|
| Reported<br>Architecture | RX                       | RX                           | RX                   | RX                           | RX                           | LNA                             | LNA                     |
| Front-End<br>Topology    | Passive<br>Amplification | Inductive<br>Degenerated LNA | Common-Gate<br>LNA   | Inductive<br>Degenerated LNA | Inductive<br>Degenerated LNA | Inductive<br>Degenerated LNA    | XMFR<br>Feedback<br>LNA |
| Operating<br>Temp.       | 4.2 K                    | 4.2 K                        | 3 K                  | 3.5 K                        | 3.5 K                        | 16 K                            | 16 K                    |
| Operating Freq.<br>[GHz] | 0.1 – 2.2                | 6 - 8                        | 0.2 - 0.6            | 5 - 6.5                      | 4 - 7.25                     | 3.6 - 5.3                       | 4.2 - 9.2               |
| RF Channel BW            | 46 MHz                   | 2 GHz                        | 200 MHz              | 1.4 GHz                      | 2.25 GHz                     | 1.7 GHz                         | 5 GHz                   |
| Gain                     | 42 dB                    | 58 dB                        | 90 dB                | 70 dB                        | 47 dB                        | 38 dB                           | 35 dB                   |
| Noise Temp.†<br>(NF)     | 15 K<br>(0.21 dB)        | 44 K<br>(0.6 dB)             | 44 K<br>(0.6 dB)     | 40.5 K<br>(0.55 dB)          | 86.5 K<br>(1.1 dB)           | 10.6K <sup>A</sup><br>(0.15 dB) | 4.5 K<br>(0.065 dB)     |
| IB IIP3                  | -35.5 dBm                | -50.8 dBm                    | -69 dBm              | -72 dBm                      | -35 dBm                      | -                               | -                       |
| S11                      | < -10 dB*                | -                            | -                    | <-10dB                       | < -10 dB                     | <-10 dB                         | -8.9 dB                 |
| Power<br>Dissipation     | 5.5mW +<br>4.8mW/GHz     | 66 mW                        | 38 mW                | 108 mW                       | 20 mW                        | 23.1 mW^                        | 21mW                    |
|                          | 40nm Bulk CMOS           | 40nm Bulk CMOS               | 22nm FinEet          | 40nm Bulk CMOS               | 40nm Bulk CMOS               | 65nm Bulk CMOS                  | 22nm EDSC               |

|                                       | This work                           | ISSCC'21 [1]                         | ISSCC'21 [2]                  | ISSCC'21 [7]                  | ISSCC'22 [3]          |
|---------------------------------------|-------------------------------------|--------------------------------------|-------------------------------|-------------------------------|-----------------------|
| Qubit Platform<br>(Readout Technique) | Spin Qubit<br>(Reflectometry)       | Spin Qubit<br>(Gate-Based)           | Spin Qubit<br>(Reflectometry) | Spin Qubit<br>(Reflectometry) | Transmon (Dispersive) |
| Fridge Integration                    | Yes                                 | Yes                                  | Yes                           | No                            | Yes                   |
| Readout<br>Characterization           | Yes (CSD**, Single Shot<br>Readout) | Yes (CSD**, SNR<br>Characterization) | No                            | No                            | No                    |
| External Components                   | On PCB QHC + Isolator               | HEMT LNA + Circulator                | HEMT LNA +<br>Circulator*     | N.A                           | TWPA + Isolator*      |
| Tmin (SNR=1)                          | 1.05 µs                             | 1.96 µs                              | N.R                           | N.R                           | N.R                   |
| * Reported in the JSSC publica        | tion ** Charge Stability Diagram    | • · · · · ·                          |                               |                               |                       |

of the proposed RX with prior arts.

## **ISSCC 2024 PAPER CONTINUATIONS**



Figure 29.3.7: (Left) Block diagram of the measurement setup for qubit readout; (Right) Chip micrograph of the qubit sample and the proposed RX.

#### **Additional References:**

[5] J. Zhu and P. R. Kinget, "Frequency-translational quadrature-hybrid receivers for very-low-noise, frequency-agile, scalable inter-band carrier aggregation," IEEE JSSC, vol. 51, no. 12, pp. 3137-3151, 2016.

[6] V. K. Purushothaman et al., "A fully passive RF front end with 13-dB gain exploiting implicit capacitive stacking in a bottom-plate N-path filter/mixer," IEEE JSSC, vol. 55, no. 5, pp. 1139-1150, 2020.

[7] A. Ruffino et al., "A fully-integrated 40-nm 5-6.5 GHz cryo-CMOS system-on-chip with I/Q receiver and frequency synthesizer for scalable multiplexed readout of quantum Dots," ISSCC, pp. 210-211, Feb. 2021.

[8] S. Das et al., "Design and implementation of a 3.9-to-5.3 GHz 65 nm cryo-CMOS LNA with an average noise temperature of 10.2K," MTT-S, pp. 719-722, 2022.

[9] B. Lin et al., "A 4.2-9.2GHz cryogenic transformer feedback low noise amplifier with 4.5K noise temperature and noise-power matching in 22nm CMOS FDSOI," RFIC, pp. 23-26, 2022.

Authorized licensed use limited to: 10 Deltt Library. Downloaded on March 26,2024 at 11:54:15 UTC from IEEE Xplore. Restrictions apply. 979-8-3503-0620-0/24/\$31.00 ©2024 IEEE