

# A Pitch-Matched High-Frame-Rate Ultrasound Imaging ASIC for Catheter-Based 3-D Probes

Hopf, Yannick M.; dos Santos, Djalma Simoes; Ossenkoppele, Boudewine W.; Noothout, Emile; Chang, Zu Yao; Chen, Chao; Vos, Hendrik J.; Verweij, Martin D.; de Jong, Nico; Pertijs, Michiel A.P. DOI

[10.1109/JSSC.2023.3299749](https://doi.org/10.1109/JSSC.2023.3299749)

Publication date 2024

Document Version Final published version Published in

IEEE Journal of Solid-State Circuits

# Citation (APA)

Hopf, Y. M., dos Santos, D. S., Ossenkoppele, B. W., Noothout, E., Chang, Z. Y., Chen, C., Vos, H. J., Verweij, M. D., de Jong, N., Pertijs, M. A. P., & More Authors (2024). A Pitch-Matched High-Frame-Rate Ultrasound Imaging ASIC for Catheter-Based 3-D Probes. IEEE Journal of Solid-State Circuits, 59(2), 476-491.<https://doi.org/10.1109/JSSC.2023.3299749>

# Important note

To cite this publication, please use the final published version (if applicable). Please check the document version above.

#### **Copyright**

Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent<br>of the author(s) and/or copyright holder(s), unless the work is under an open content

Takedown policy

Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim.

# *Green Open Access added to TU Delft Institutional Repository*

# *'You share, we take care!' - Taverne project*

*https://www.openaccess.nl/en/you-share-we-take-care*

Otherwise as indicated in the copyright section: the publisher is the copyright holder of this work and the author uses the Dutch legislation to make this work public.

# A Pitch-Matched High-Frame-Rate Ultrasound Imaging ASIC for Catheter-Based 3-D Probes

Yannick M. Hopf<sup>®</sup>[,](https://orcid.org/0000-0003-3040-0905) *Graduate Student Member, IEEE*, Djalma Simoes dos Santos<sup>®</sup>, *Graduate Student Member*,

*IEEE*, Boud[e](https://orcid.org/0000-0003-3079-983X)wine W. Ossenkoppele, *Graduate Student Member, IEEE*, Mehdi Soozande<sup>®</sup>, *Student Member,* 

*IEEE*[,](https://orcid.org/0000-0002-8580-4766) Emile Noothout, Zu-Yao Chang, Chao Chen, *Member, IEEE*, Hendrik J. Vos<sup>®</sup>, *Member, IEEE*,

Johan G. Bosch<sup>®</sup>[,](https://orcid.org/0000-0002-5369-817X) *Member, IEEE*, Martin D. Verwei[j](https://orcid.org/0000-0002-7441-7218)®, *Member, IEEE*, Nico de Jong, *Member, IEEE*,

and Michiel A. P. Pertij[s](https://orcid.org/0000-0002-9891-4374)<sup>®</sup>, *Senior Member, IEEE* 

*Abstract*— This article presents an application-specific integrated circuit (ASIC) for catheter-based 3-D ultrasound imaging probes. The pitch-matched design implements a comprehensive architecture with high-voltage (HV) transmitters, analog front ends, hybrid beamforming analog-to-digital converters (ADCs), and data transmission to the imaging system. To reduce the number of cables in the catheter while maintaining a small footprint per element, transmission (TX) beamforming is realized on the chip with a combination of a shift register (SR) and a row/column (R/C) approach. To explore an additional cable-count reduction in the receiver part of the design, a channel with a combination of time-division multiplexing (TDM), subarray beamforming, and multi-level pulse amplitude modulation (PAM) data transmission is also included. This achieves an 18-fold cablecount reduction and minimizes the power consumption in the catheter by a load modulation (LM) cable driver. It is further explored how common-mode interference can limit beamforming gain and a strategy to reduce its impact with local regulators is discussed. The chip was fabricated in TSMC  $0.18~\mu m$  HV BCD technology and a 2-D PZT transducer matrix of  $16 \times 18$  elements with a pitch of 160  $\mu$ m and a center frequency of 6 MHz was manufactured on the chip. The system can generate all required TX patterns at up to 30 V, provides quick settling after the TX phase, and has an reception (RX) power consumption of only 1.12 mW/element. The functionality and operation of up to 1000 volumes/s have been demonstrated in electrical and acoustic imaging experiments.

*Index Terms*— 3-D ultrasound, analog front end (AFE), common-mode interference suppression, high frame rate,

Manuscript received 31 March 2023; revised 18 June 2023; accepted 24 July 2023. Date of publication 9 August 2023; date of current version 30 January 2024. This article was approved by Associate Editor Nick van Helleputte. This work was supported by the 3-D-ICE Project of the Dutch Research Council (NWO) through the Open Technology Program under Grant 14279. *(Corresponding author: Yannick M. Hopf.)*

Yannick M. Hopf, Zu-Yao Chang, Chao Chen, and Michiel A. P. Pertijs are with the Electronic Instrumentation Laboratory, Delft University of Technology, 2628 CD Delft, The Netherlands (e-mail: y.m.hopf@tudelft.nl).

Djalma Simoes dos Santos, Boudewine W. Ossenkoppele, and Emile Noothout are with the Laboratory of Medical Imaging, Delft University of Technology, 2628 CD Delft, The Netherlands.

Mehdi Soozande and Johan G. Bosch are with the Department of Biomedical Engineering, Thoraxcenter, Erasmus Medical Center, 3015 GD Rotterdam, The Netherlands.

Hendrik J. Vos, Martin D. Verweij, and Nico de Jong are with the Laboratory of Medical Imaging, Delft University of Technology, 2628 CD Delft, The Netherlands, and also with the Department of Biomedical Engineering, Thoraxcenter, Erasmus Medical Center, 3015 GD Rotterdam, The Netherlands.

Color versions of one or more figures in this article are available at https://doi.org/10.1109/JSSC.2023.3299749.

Digital Object Identifier 10.1109/JSSC.2023.3299749

intracardiac echocardiography (ICE), load-modulation datalink, PAM-4, transmit beamformer, transmit/receive (T/R) switching, ultrasound application-specific integrated circuit (ASIC).

## <span id="page-2-2"></span><span id="page-2-1"></span>I. INTRODUCTION

<span id="page-2-0"></span>**ULTRASOUND** imaging is a popular tool in medical treatments due to its relatively safe nature, cost-effectiveness, and compatibility with minimally invasive interventions [\[1\],](#page-14-0) LTRASOUND imaging is a popular tool in medical treatments due to its relatively safe nature, cost-effectiveness, [\[2\]. A](#page-14-1) special class of imaging devices used for the latter are catheter-based probes. These enable high-resolution images taken directly next to the area of interest in the body. The probes are disposable and purpose-built for their application in procedures such as intravascular ultrasound (IVUS) [\[3\]](#page-14-2) or intracardiac echocardiography (ICE) [\[4\],](#page-14-3) [\[5\]. W](#page-14-4)hile IVUS is commonly used in procedures such as plaque detection in the vascular system and can typically work with a smaller imaging array [\[6\],](#page-14-5) [\[7\],](#page-14-6) [\[8\], IC](#page-14-7)E is applied in a variety of cardiovascular interventions with more demanding requirements on the imaging depth and resolution [\[9\],](#page-14-8) [\[10\].](#page-14-9)

<span id="page-2-7"></span><span id="page-2-6"></span><span id="page-2-5"></span><span id="page-2-4"></span><span id="page-2-3"></span>Particularly in upcoming 3-D probes with 2-D transducer arrays, these requirements lead to significant challenges in the design of ICE catheters. While 2-D imagers with 1-D transducer arrays commonly apply passive probes with direct element connection to the imaging system [\[11\],](#page-14-10) [\[12\],](#page-14-11) the higher cable count, crosstalk, and attenuation across thinner cables for 2-D transducer matrices lead to the application of application-specific integrated circuits (ASICs) in ultrasound imaging catheters [\[9\],](#page-14-8) [\[13\].](#page-14-12) The basic functionality of the electronics includes ultrasound transmission (TX) and reception (RX) on each array element to maximize the imaging aperture in the limited space of the catheter, amplification of the received echoes for robust signal transmission, and communication with an imaging system outside the body [\[14\],](#page-14-13) [\[15\]. F](#page-14-14)or 3-D imaging, the transducer pitch in the azimuthal and elevation direction has to be designed for low impact on image quality  $[10]$ . As a result, there is little space for circuitry that is matched to the pitch of the transducer. A pitchmatched design is a requirement for scalability to the about 1000 elements of a full 3-D ICE design [\[9\],](#page-14-8) [\[10\]](#page-14-9) but leads to a high requirement on the integration density of the circuits. Prior 3-D ICE designs have thus been limited to a subset of the desirable functionality as they could not integrate transmit

0018-9200 © 2023 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission.

See https://www.ieee.org/publications/rights/index.html for more information.

beamforming  $[15]$ , only low-voltage (LV) transmission  $[16]$ , no transmit functionality at all [\[17\],](#page-14-16) [\[18\], o](#page-14-17)r had to strongly limit the achievable volume acquisition rate [\[9\].](#page-14-8)

High-frame-rate imaging is required in order to accommodate imaging modes such as blood flow Doppler or electromechanical wave imaging [\[19\]. H](#page-15-0)owever, with the pulse repetition frequency (PRF) being limited by the imaging depth, a high frame rate implies fewer acquisitions per reconstructed volume and additional requirements on the circuit design [\[10\].](#page-14-9)

<span id="page-3-5"></span>One of the main challenges in the transition to high-framerate 3-D probes is posed by the communication with the imaging system. Catheters with a diameter of around 3 mm have to accommodate all TX and RX signals next to common connections such as power and additional controls [\[9\]. T](#page-14-8)o reduce the number of TX cables, pulses are often generated on the ASIC. The configuration data can be provided via a serial link into local registers [\[20\],](#page-15-1) [\[21\],](#page-15-2) [\[22\]](#page-15-3) or an efficient shift register (SR) [\[14\],](#page-14-13) [\[23\]](#page-15-4) before the next TX phase and delays for TX beamforming (TX BF) can be generated with local counters. However, this leads to large registers and counter cells for a dense array with a large number of delay steps. An alternative is to implement TX control in a row/column (R/C) approach  $[24]$ ,  $[25]$ ,  $[26]$ ,  $[27]$ . This minimizes the amount of associated circuitry underneath the element but, in turn, limits the amount of possible TX patterns for application in a 3-D ICE probe. A similar challenge is faced when externally generated pulses are only passed or blocked on the chip instead of local pulse generation  $[8]$ ,  $[26]$ ,  $[28]$ .

<span id="page-3-9"></span>Reduction of RX cables in the catheter has previously been achieved by multiplexing of transducer signals on fewer connections over multiple transmit/receive (T/R) cycles [\[28\],](#page-15-9) [\[29\].](#page-15-10) To avoid the associated loss in frame rate, other designs have made use of the wider bandwidth of the channel compared to the imaging frequency. In these, several RX signals are multiplexed on a single connection within one T/R cycle [\[30\],](#page-15-11) [\[31\],](#page-15-12) [\[32\]. W](#page-15-13)hen applied for sensitive analog signals, crosstalk can become an issue [\[33\]. D](#page-15-14)igital signaling, on the other hand, has been shown to be possible with a low impact on signal integrity [\[15\].](#page-14-14) Nevertheless, the achievable channel count reduction by both analog and digital multiplexing methods is limited by the small bandwidth across the thin cables in the catheter.

<span id="page-3-15"></span><span id="page-3-12"></span><span id="page-3-10"></span>Another approach is to apply subarray beamforming, also known as micro-beamforming  $(\mu BF)$  [\[34\]. T](#page-15-15)his shifts part of the RX beamforming into the catheter by delaying and summing the received signals of a subarray of elements. However, it comes at the cost of less raw data being available in the final image reconstruction and reduced frame rate as multiple acquisitions are required per reconstructed volume [\[35\].](#page-15-16) Both disadvantages can be mitigated while achieving significant cable-count reduction by a combination of subarray beamforming and digital time-division multiplexing (TDM). This has been shown with element-level digitization with subsequent digital beamforming [\[36\],](#page-15-17) [\[37\], d](#page-15-18)igitization of the output of analog beamformers [\[15\],](#page-14-14) [\[18\],](#page-14-17) [\[38\], a](#page-15-19)nd mixed schemes [\[39\]. H](#page-15-20)owever, even more can be gained from the digital transmission as ultrasound imaging can tolerate higher <span id="page-3-17"></span><span id="page-3-16"></span><span id="page-3-2"></span><span id="page-3-1"></span>bit error rates (BERs) than most communication links [\[40\].](#page-15-21) While current digital probe designs commonly rely on conventional LV differential signaling (LVDS) [\[15\],](#page-14-14) [\[17\],](#page-14-16) [\[18\],](#page-14-17) [\[41\]](#page-15-22) with relatively low BER, BER could potentially be traded to reduce the circuit area and power consumption. Moreover, it could allow for a lower cable count by dividing the total output data bandwidth across fewer channels with a higher transmission rate.

<span id="page-3-18"></span><span id="page-3-4"></span><span id="page-3-3"></span>An additional aspect to consider in the design of ASICs for arrays with a large number of elements, particularly for high-frame-rate designs with little opportunity for averaging, is the common-mode interference across the channels. With decreasing size, the noise level of the transducer increases [\[42\],](#page-15-23) [\[43\].](#page-15-24) The noise of each front-end amplifier can thus generally be higher before limiting the global performance. The uncorrelated noise can then still reveal weaker signals after beamforming in the imaging system with an SNR gain after beamforming in the imaging system with an SINK gain<br>of  $\sqrt{N}$  for *N* combined signals [\[44\]. A](#page-15-25)s more elements are summed for a smaller pitch, the final signal-to-noise ratio is, to first order, equal for different element sizes in a transducer array of a given size  $[45]$ . However, correlated noise between channels effectively reduces the maximum gain achievable through beamforming, meaning that it should remain well below the noise floor despite the larger number of channels.

<span id="page-3-20"></span><span id="page-3-19"></span><span id="page-3-8"></span><span id="page-3-7"></span><span id="page-3-6"></span>In this article, a pitch-matched ASIC with a co-integrated transducer array with a pitch of  $160 \times 160 \mu m$  is presented. This article builds on our previous work [\[15\], e](#page-14-14)xtending it with an integrated TX beamformer and a novel low-power load-modulation datalink, implemented in a prototype with a  $4\times$  larger transducer array, scalable to a full 3-D ICE probe. On-chip TX control is implemented by a compact combination of an R/C and an SR approach that offers all required beam patterns. Additional area savings are achieved by encoding the delay of the TX beamformer as the difference from its neighbor, similar to  $[22]$ , and re-using the shift-register cells as counters for delay generation. Local biasing schemes for the transducer and analog front-end (AFE) amplifiers enable quick settling of the input after the TX phase and a lower impact of correlated noise on the final image. In addition, a multilevel pulse amplitude modulation (PAM) channel combined with TDM and  $\mu$ BF achieves an RX cable-count reduction of 18 while still enabling a high frame rate of 1000 volumes/s. To reduce the heating of tissue in the patient, the driver is implemented as a load modulation (LM) architecture.

<span id="page-3-11"></span>This article is organized as follows. The architecture and system design considerations are described in Section [II.](#page-3-0) Section [III](#page-5-0) provides circuit implementation details on the TX beamformer, AFE, and LM data transmission. The fabricated prototype, measurement setup, and results are discussed in Section [IV.](#page-10-0) This article concludes with a comparison to the prior art and a conclusion.

#### II. SYSTEM DESIGN

#### <span id="page-3-14"></span><span id="page-3-13"></span><span id="page-3-0"></span>*A. Overview*

Fig. [1\(b\)](#page-4-0) shows an overview of the developed system. A matrix of  $16 \times 18$  transducer elements is designed for

<span id="page-4-0"></span>

Fig. 1. (a) Conceptual drawing of transducer stack. (b) Overview of chip assembly with details on the matrix organization.

<span id="page-4-1"></span>directly interfacing the presented ASIC, as shown in Fig. [1\(a\).](#page-4-0) The  $160$ - $\mu$ m-pitch transducer stack is a revised version of the concept shown in [\[46\]. T](#page-15-27)he circuitry interfaces with the PZT elements through individual connections made with a gold contact on the bottom side and a common aluminum ground foil on the top.

On the side of the chip, implementation in a  $0.18-\mu m$  BCD technology offers a tradeoff between the ability to integrate high-voltage (HV) TX-related structures and LV logic as well as RX-related structures. Each element is connected to individual TX and RX paths to efficiently use the space inside the catheter. An isolating T/R switch between the two paths protects the receiver from HV breakdown during transmission. The receiver also implements time gain compensation (TGC) to manage the dynamic range (DR) requirement of ICE. While imaging is often done with a range of only 40 dB, ultrasound attenuation inside the human body can lead to a total DR in the order of 100 dB within one T/R cycle  $[15]$ . However, as the attenuation is time-dependent, TGC can still reduce the DR to the following components by complementing it with a time-varying gain [\[13\]. T](#page-14-12)he matrix is further grouped into subarrays of three elements each and subgroups of two subarrays each. To enable a front-end layout matched to the pitch of the transducer element, all backend circuitries, such as the datalinks and data output drivers, are pushed to the periphery. This enables the design of subgroups as unit cells that can be replicated to create a larger aperture. The periphery-level circuitry is designed in units as well and only occupies two sides, the top serving the upper and the bottom serving the lower half of the matrix, to allow scaling along one direction.

This design serves as a prototype to evaluate the architecture and shows techniques for application in a full ICE probe. While all of the functionality required for the realization of the 64  $\times$  18-element imaging scheme presented in [\[10\]](#page-14-9) is included, only one-fourth of the aperture in the azimuth direction is accommodated in this step. To characterize the performance of the 1-D subarray beamformer in the elevation direction and the imaging approach, the full aperture is implemented along that axis. The beamformer of just three elements enables a high frame rate as only a few acquisitions are required per volume. The full probe targets a 10-cm imaging depth and thus operates at a PRF of 7.7 kHz considering the speed of sound in human tissue. Being able to image with just seven fan-shaped beams per frame, this results in a total frame rate of up to 1000 volumes/s. The seven steps employ a TX beam with 10.7◦ divergence in the elevation and 70◦ divergence in the azimuth direction and steer the subarray beamformer in a  $\pm 30^\circ$  window in the elevation direction accordingly to achieve a field of view of  $70^{\circ} \times 70^{\circ} \times 10$  cm [\[10\].](#page-14-9)

## *B. Architecture*

<span id="page-4-2"></span>Fig. [2](#page-5-1) shows the architecture implemented in the presented design. The topology is building on what has been discussed in [\[15\]](#page-14-14) and the TX part is based on the unipolar pulser with embedded T/R switch introduced in [\[47\]. C](#page-15-28)ompared to [\[47\], t](#page-15-28)he TX voltage was reduced from 65 to 30 V to allow for additional guard rings in the layout. Higher TX voltages could be achieved with the same architecture by adopting a silicon-on-insulator technology with deep-trench isolation. In this design, the control of the TX BF is realized with per-element digital delay cells that are configured in a mixed scheme. While global steering information is provided on the level of rows or columns of elements to save area, individual control is supplied by an SR spanning the whole matrix. To minimize the number of connections inside the catheter, the SR is also used to load the row and column data as well as all global configuration settings. The entire SR content of about 1.5 kb can be loaded in around 15  $\mu$ s at a clock frequency of 100 MHz. The SR is updated during the RX period and thus forms an upper limit to the PRF at about 66 kHz, irrespective of the imaging depth.

<span id="page-4-3"></span>On the receiver side, each element is individually connected to a low-noise amplifier (LNA), followed by a second-stage programmable gain amplifier (PGA) that also acts as a singleended-to-differential converter. The LNA can be discretely switched in steps of 18 dB from −12 to 24 dB and the second stage can be configured in steps of 6 dB from 6 to 24 dB. The global step size of 6 dB enables TGC with a range of 54 dB in ten steps from −6 to 48 dB with a compact implementation. The LNA architecture is a modified version of the design in [\[48\]](#page-15-29) and was employed in [\[15\]](#page-14-14) to enable operation with HV transmitters and seamless gain switching during echo reception in a single T/R cycle. As the received signal is most sensitive at

<span id="page-5-1"></span>

Fig. 2. Architecture overview showing how element-level circuitry, subarray beamformers, and a shared ADC structure per subgroup are combined. The arrangement of the SR and R/C approach is sketched and a global view of the data management and clocking is provided.

<span id="page-5-3"></span>this point, a local regulator for the LNA supplies is installed on the subgroup level here as well to reduce the effect of common interference across the whole array. The PGA is based on [\[18\]](#page-14-17) and [\[49\], w](#page-15-30)as employed in [\[15\], a](#page-14-14)nd is again adapted to get full TGC range within one T/R cycle and thus full frame rate.

The digitization from  $[15]$  is adopted with the same parameters in this design since both implementations target the same application. Three elements are combined in the elevation direction for analog subarray beamforming in the charge domain. Two neighboring subarrays are combined for layout with a shared hybrid beamforming analog-to-digital converter (ADC) in a subgroup. The ADC combines a successive approximation register (SAR) first stage and single-slope (SS) second stage and operates at 24 MS/s per channel with a resolution of 10 bits. To allocate all hardware in the core, the SAR and SS outputs are individually transferred to the periphery.

<span id="page-5-5"></span>On the periphery, two datalink configurations have been included. The regular one features recombination of the SAR and SS output to 10-bit words, 8b10b encoding [\[50\], a](#page-15-31)nd serialization to conventional LVDS drivers. In the process, fourfold TDM is applied, leading to a rate of 1.2 Gb/s per channel and, together with threefold subarray beamforming and considering the differential nature of the signals, a total cable-count reduction factor of 6. The second setup only serves one channel and provides a parallel path from the recombination to a multi-level encoder and an LM driver. This enables conventional access via field-programmable gate arrays (FPGAs) [\[51\]](#page-15-32) to the whole array for convenient imaging while providing an evaluation platform for the novel datalinks discussed in Section [III-D.](#page-9-0) The periphery and core are timed by shared dividers and delay-locked loops (DLLs) working on a 240-MHz clock provided by the FPGA.

<span id="page-5-2"></span>

<span id="page-5-4"></span>Fig. 3. Examples of TX beamformer delay patterns with arrows indicating the delay propagation for a  $6 \times 6$  array. (a) Centered diverging wave. (b) Diagonal plane wave. (c) Focused wave. (d) Decision table for the delay propagation based on SR and R/C input.

#### III. CIRCUIT IMPLEMENTATION

#### <span id="page-5-0"></span>*A. TX Beamformer*

To achieve a compact TX BF implementation, the system operates by passing a single trigger signal through the entire array based on relative delays between neighboring elements. This reduces the required delay depth per element and associated counting steps. For further area savings while still enabling the creation of all required beam patterns, the control of the propagation direction is done from the R/C level but also with one local bit from the SR, CTRL $_{loc}$ . Fig. [3](#page-5-2) shows the examples of TX patterns that can be generated with the

<span id="page-6-0"></span>

Fig. 4. Circuit details of a TX beamformer cell with additional local pulse disabling in dashed lines.

presented method. The targeted imaging scheme [\[10\]](#page-14-9) relies on diverging waves that are generated by propagating a delay from the center outwards as shown in Fig.  $3(a)$ . However, it is also possible to create other common patterns, such as the angled plane waves in Fig.  $3(b)$  or focused waves in Fig.  $3(c)$ . The graphs also demonstrate how these patterns are created by indicating the starting position and R/C control with arrows along the side of the matrix. Arrows in the matrix are pointing from the element that the trigger signal was received from and Fig. [3\(d\)](#page-5-2) presents the complete element-level logic table.

The circuit of an SR BF cell is shown in Fig. [4.](#page-6-0) The local relative delay value is loaded into three flip-flops (FFs) as part of the SR with the SR input,  $IN_{SR}$ , and clock,  $CLK_{SR}$ . As the delay information is only required during the TX phase, loading of the delay cells in the SR is done during RX without additional hold cells. Moreover, an area-efficient implementation is reached by repurposing the unused SR cells to counters during TX based on the T/R control signal,  $EN_{RX}$ . The reconfiguration is achieved by switching the FF data inputs to an inverting feedback loop around the cell and using the data output of lower order bits as the clock input of higher order bits, leading to only a few switches as overhead instead of more FFs. The number of delay steps equals  $2^N$ , *N* being the number of counter cells, and the actual delay is determined by the frequency of  $CLK_{SR}$  during TX as it remains connected to the least-significant bit  $(LSB)$ ,  $b_0$ . In this design, the 100-MHz SR clock is maintained during TX and there are three counter cells per element, leading to a total of eight steps from 0 to 70 ns.

The counter rotation is converted to an enable signal for a latch,  $EN<sub>L</sub>$ , by detecting its highest value with a negative-AND (NAND) gate. All counters are continuously active during TX, but only when the dedicated neighbor has previously received the external trigger, it is copied further with the relative delay. Including an inverted version of  $CLK_{SR}$  can block any glitches in the asynchronous counter and clearing the latch during RX with  $EN_{RX}$  prevents any TX triggers in the wrong phase. Selection of the latch input is made with a multiplexer (MUX) controlled by the R/C signals and the output of the last element-level SR cell that serves as  $CTRL<sub>loc</sub>$ but also as the output to the SR of the next element,  $OUT_{SR}$ . Five different input triggers can be selected, LEFT to BOT indicating the output triggers,  $OUT_{TRIG}$ , of all neighboring

<span id="page-6-1"></span>

Fig. 5. (a) Example of the status of three neighboring cells at the start of the TX period. (b) Timing diagram showing the SR loading of the TX beamformer cell, subsequent pulsing based on the delay from the START trigger, and further propagation to neighboring cells. Edit: added (a) and reworked the timing diagram.

<span id="page-6-2"></span>

Fig. 6. Drawing showing the difference *D* in excitation of two elements with a certain pitch in order to create a steered diverging wave.

elements and START being the initial external trigger. Fig. [5](#page-6-1) shows, as an example, the operation of three neighboring elements in a row. In Fig.  $5(a)$ , the state at the beginning of the TX cycle is shown. The middle element is configured as a starting point. The left and right elements are configured to receive their trigger from the middle element (i.e., their right and left neighbors, respectively). The timing diagram of the whole procedure from the end of the SR operation in RX to the actual output triggers is shown in Fig.  $5(b)$ . The output triggers are directly used to control the pulsers and a diverging wave, steered to the left, is created.

The dashed circuitry in Fig. [4](#page-6-0) is optional and has been included to support additional debugging by excluding single elements from the entire imaging operation. The implementation adds 1 bit in the local SR to receive a disable signal, DIS, and latches it such that it is also available during the RX phase. By not directly using  $OUT_{TRIG}$  to control the pulser but manipulating it with a negative-OR (NOR) gate to  $OUT_{TX}$ , elements can be permanently connected to the HV supply. At the same time, the rest of the array can function as usual as the trigger is still being passed.

Next to a compact design, TX BF by shifting an LV trigger signal through the system also has the benefit of being

<span id="page-7-0"></span>

Fig. 7. (a) Simplified schematic of an inverter-based amplifier with split capacitor feedback and dynamic biasing. (b) Illustration of how the initial transducer state and forward biasing diodes due to large inputs can lead to offset issues with dynamic biasing.

able to dynamically change the number of pulses and even pulse frequency if required. One potential drawback for some applications is that only delays smaller than the pulsewidth can be generated as  $EN<sub>L</sub>$  needs to latch during the active interval. However, this is commonly no issue for ultrasound imaging as is analyzed in the following. Typical ultrasound imager arrays remain at a pitch of half of the center transmit wavelength,  $\lambda$ , as that moves grating lobes out of the picture [\[52\]. A](#page-15-33)s the relative difference in distance, *D*, from a virtual source (VS) between neighboring elements can at most be equal to the element pitch, it can be shown that the maximum possible delay for these devices is half of the pulse period and thus in the coverable range

$$
t_d = \frac{D}{c} = \frac{\frac{\lambda}{2}}{\lambda \cdot f} = \frac{T}{2}
$$
 (1)

where  $t_d$  is the required delay between elements,  $c$  is the speed of sound, *f* is the center frequency, and *T* is the pulse period. A way to determine the delay between neighbors for any pitch is shown using the diagram in Fig. [6.](#page-6-2) The relative distance from the VS can be calculated with

$$
D = \frac{\sin(\alpha)}{\cos(\beta)} \cdot \text{pitch}
$$
 (2)

where  $\alpha$  is a known angle determining beam steering and  $\beta$ is a known angle determining beam divergence. The equation is found by applying the law of sines on the lower triangle based on angles  $\delta$  and  $\varepsilon$ , found with trigonometric equations, and can be used to derive the required delay by  $DEL = D/c$ . Although the pitch is slightly above half of  $\lambda$ , this results in maximum delays in the order of 70% of the 80-ns pulsewidth for the shown design with the intended 10◦ divergence and maximum steering angle of  $30°$  [\[10\].](#page-14-9)

#### *B. Low-Noise Amplifier*

<span id="page-7-2"></span>The LNA architecture is based on the design presented in [\[35\]](#page-15-16) but has been extended to enable co-integration with TX and high-frame-rate operation. Fig.  $7(a)$  shows a simplified schematic of the prior design with a direct connection of the input node,  $V_{\text{IN}}$ , to the transducer element and input biasing to  $V_{\text{ref}}$  through a high-impedance path,  $R_{\text{IN}}$ . A compact implementation is reached by a split capacitor feedback network [\[53\], a](#page-15-34)n efficient inverter-based amplifier core, and dynamic

biasing to potentials *V*biasx. Discrete TGC is achieved by reconfiguration of the capacitor network comprised of  $C_{\text{IN}}$  and  $C_{FB}$  between receive cycles.

While the shown techniques have led to a receiver with state-of-the-art power and area efficiency, there are several concerns in the transition to a high-frame-rate imaging system with TX and RX on each element. To illustrate this, Fig.  $7(b)$ shows two common problems that can be experienced in a transducer front end with incoming pressure waves, P, and dynamic biasing. To achieve quick settling following TX, the dynamic biasing is synchronized to the T/R cycle and active until shortly after TX is completed. The first issue is that, since echoes start returning immediately after the ultrasound transmission, the switching can never be guaranteed to take place at a moment in which no signal is present. As pulsing and dynamic biasing in a short-time window require a reference with a relatively low impedance, the final direct current (dc) operating point will be signal-dependent and can lead to a large offset. The second issue is that strong incoming signals, which often occur shortly after TX due to low initial attenuation in the medium, can lead to clipping due to the electrostatic discharge (ESD) protection diodes or the internal rails. This would change the dc operating point even during active RX, with no possibility to recover in a pure dynamic biasing implementation.

<span id="page-7-1"></span>Irrespective of these external effects, the limitation to biasing in a short-time interval before reception also leads to issues if one would switch through all gain levels of the discrete TGC scheme due to non-ideal switching procedures. Finally, the transducer needs to be biased to a reference,  $V_{ref}$ , being, e.g., just the dc level of a bipolar pulser [\[14\]](#page-14-13) or a mid-rail reference if the pulsing goes all the way to the negative rail [\[54\].](#page-15-35) Since this would need to happen in a short-time interval after TX, it cannot be covered by the high-impedance connection with  $R_{\text{IN}}$  for a design with TX and RX on the same element.

<span id="page-7-3"></span>Fig. [8](#page-8-0) shows the implemented design with the proposed changes. The LNA is still applying dynamic biasing to quickly settle all critical nodes in a short-time window after the possibly high disturbance of HV TX. To target the issues discussed above, this is assisted by the connection of the transducer to a mid-rail potential,  $V_{CM}$ , via resistors. The switches are controlled with RST<sub>LNA</sub> and RST<sub>LNA-DEL</sub> to always close at the beginning of an RX period. *R*1 is used to raise the transducer top plate from its initial state of 0 V after pulsing to  $V_{\text{CM}}$ . The resistance is in the order of 50 k $\Omega$  to allow settling in 100 s of ns, not losing too much RX time but also not causing a second transmission.  $R2$  is around 1 M $\Omega$  and connected longer, in the order of microseconds, to settle any offset due to large inputs received shortly after TX but then also disconnected as it is a potential source of noise and interference from other channels.

Next to the added resistive components, the biasing has also been modified compared to [\[35\]](#page-15-16) by adjusting the way in which the inverter transistors are operated. During initial dynamic biasing, the upper transistor is still directly connected to a biasing voltage, *V*biasp, and the lower transistor is still driven by an amplifier in a feedback loop to force the LNA output voltage,  $V_{\text{OUT}}$ , to a local mid-rail potential,  $V_{\text{MID}}$ .

<span id="page-8-0"></span>

Fig. 8. Conceptual schematic of the inverter-based LNA showing gain switching, transducer biasing, and supply regulators.

However, this amplifier is not switched out and shorted after that but instead connected to two capacitors in parallel with the feedback capacitors of the LNA. This gives the structure a low-frequency path to correct for effects such as disturbances from gain switching or residual issues in the transducer biasing. Due to the low bandwidth of the additional amplifier and the capacitive attenuation toward the output, its noise contribution in the signal bandwidth as well as the power and area are negligible compared to the entire LNA.

The capacitor ratios and unit cells, *C*, of 45 fF are the same as in  $\left[35\right]$ . The input capacitors are held at the same potential the transducer is biased to,  $V_{\text{CM}}$ , before being switched in to minimize introduced disturbance in the RX period. Similarly, the feedback capacitors are connected to the same potential *V*out that is driven to via the low-bandwidth loop after being switched out. After these capacitors are settled, there is also the option of removing them from  $V_{\text{MID}}$  in order to remove the noise from that source.

<span id="page-8-4"></span>To mitigate the low power supply rejection ratio (PSRR) of the inverter-based topology [\[55\],](#page-15-36) the LNA employs the local regulators [\[56\]](#page-15-37) as in [\[35\]](#page-15-16) and [\[48\]. I](#page-15-29)n this design, they are shared on the subgroup level and it can be chosen to switch to the analog ground, VSSA, instead of the negative low-dropout regulator (LDO) to investigate differences. In addition, the dynamically set references of both LDOs are capacitively coupled to the ground foil node of the transducer,  $V<sub>GF</sub>$ . This enables the architecture to also reject variations of the ground foil node that would otherwise be amplified with the signal. Combined with the improved PSRR, this aims to reduce the common-mode interference across channels and thus maximize the possible gain from RX beamforming.

## *C. Programmable Gain Amplifier*

The circuit implementation of the PGA is based on the compact architecture shown in [\[18\]](#page-14-17) but modified as the original

<span id="page-8-1"></span>

Fig. 9. Impact of switching the gain of an amplifier in a dynamically biased capacitive feedback in active operation from (a) back and (b) front.

<span id="page-8-2"></span>

Fig. 10. (a) Sketch of the PGA displaying gain switching and the implementation of a low-bandwidth feedback amplifier. (b) Logic table to determine the gain.

structure cannot support high-frame-rate operation and has a limited output swing. The main issue with volume acquisition at a high rate is presented in Fig. [9.](#page-8-1) The prior design is similar to Fig.  $9(a)$  and achieves gain switching by adding a capacitor to the virtual ground of an amplifier in a capacitive feedback configuration. While the constant load presented to the driving stage of this setup is beneficial, this switching alters the operating point of the setup and leads to an offset if done during active operation. As the system is dynamically biased with  $V_{bias}$ , it cannot recover over time and even with a low-bandwidth correction path, and the possibly large step could lead to a significant loss of image information.

<span id="page-8-3"></span>With the approach shown in Fig.  $9(b)$ , on the other hand, this can be avoided since the virtual ground node is not affected when the capacitor is switched from the input. The input experiences a short settling depending on the driver but then continues operation without an offset. In the proposed design, the configuration of Fig.  $9(b)$  is adopted to enable gain switching during echo reception. This enables full TGC in one T/R cycle, rather than having to combine repeated T/R cycles with different gain settings, thus facilitating high-framerate operation. Fig.  $10(a)$  shows the schematic implementation with compact T-type feedback  $[49]$  and Fig. [10\(b\)](#page-8-2) presents the associated logic table to determine the gain depending on the switch settings. During one RX phase, the PGA will cycle through the settings three times to complement the three LNA gain switches to the full TGC range. To minimize the disturbance from gain switching, the input capacitors are connected to the output dc level of the LNA and the feedback capacitors are connected to a mid-rail potential,  $V_{\text{CM}}$ , when not in the loop. The LNA has sufficient phase margin and bandwidth to operate with the switching capacitance at its output and achieve quick settling.

Similar to [\[18\], t](#page-14-17)he structure is held in reset during TX to enable quick settling of the operating point after HV pulsing, but in addition to that, a low-bandwidth feedback path has been introduced. This enables the correction of any remaining disturbance caused by switching during one T/R cycle while adding little area and power consumption compared to that of the entire PGA. As they are not part of determining the signal gain, the capacitors of the low-bandwidth path can be adjusted in a tradeoff between attenuation of additional noise and achievable correction range. In this design, the unit capacitance, *C*, is 33 fF and the additional capacitors,  $C_{\text{IFB}}$ , are 9 fF. Combined with the low bandwidth of the feedback amplifier, the noise contribution to the signal path is negligible. Similarly, the mismatch between  $C$  and  $C_{IFB}$  will have a low impact on the overall noise performance of the PGA.

The configuration as a single-ended-to-differential converter from the prior design is kept to enable differential operation of the ADC and dummy switches are placed in the bottom branch of the feedback network as well to balance the design. However, instead of connecting to a mid-rail supply, the bottom branch is driven relative to the reference of the singleended input. This ensures that no interferers are unintentionally amplified with the received signal and is realized by mirroring the negative rail connection of the LNA. The telescopic amplifier has moreover been replaced by a two-stage millercompensated differential amplifier with an auxiliary amplifier to provide common-mode feedback [\[57\]. T](#page-15-38)he division in a first gain stage and a high-swing output stage can show bandwidth and power consumption similar to  $[18]$  while providing a larger output swing for the ADC and not leading to gain deviation.

## <span id="page-9-0"></span>*D. Datalink*

To explore possibilities to reduce the RX-related cables in the catheter, this design leverages the relatively relaxed BER requirement of ultrasound imaging [\[40\]. B](#page-15-21)y applying a multi-level PAM driver, several bits are transmitted in one symbol, allowing for a higher throughput without increasing the symbol rate that would cause limitations due to the low bandwidth of the thin cables [\[58\]](#page-15-39) and applied process node. To reduce the power consumption associated with data transmission at the tip of the catheter, where heating must be limited to ensure safe operation in the human body [\[59\],](#page-15-40) the driver has moreover been implemented based on LM [\[28\].](#page-15-9) Instead of direct driving, this only switches a variable load impedance,  $Z_{var}$ , on the chip with a driver on the other end of the cable, as shown in Fig.  $11(a)$ . This enables measurements at an evaluation point outside the body with part of the power

<span id="page-9-1"></span>

Fig. 11. (a) Block diagram summarizing the idea of LM. (b) Example of a single-ended LM implementation. (c) Example of a differential LM implementation.

consumption shifted to the system side where heating is not an issue.

In this design, single-ended and differential multi-level LM implementations are investigated. Fig. [11\(b\)](#page-9-1) gives an overview of the single-ended setup with the variable load being implemented by  $2^N - 1$  transistors with scaled widths  $M_X$ , where *N* is the number of bits per symbol. The array is controlled with a thermometer code in SE*<sup>X</sup>* and forms a divider with the termination resistance to a power supply,  $V_{LM}$ , on the system side. The differential configuration in Fig.  $11(c)$  relies on the same mechanism but introduces a second, inverted path with the same scaling via a second cable. For 2 bits/symbol, the switches are designed from about 15 to 130  $\Omega$ , and for 4 bits/symbol, they are designed from about 10 to 850  $\Omega$ . While a differential channel takes an additional cable, more power consumption, and circuit area, the gained rejection of common interference compared to the single-ended structure can be beneficial in a narrow catheter with multiple parallel connections. In addition, the shared return current in the ASIC will be constant to the first order, reducing possible crosstalk between channels, and the differential signal swing is twice as high for the same supply. This potentially enables a higher bandwidth per channel at the same BER as the single-ended setup and makes differential signaling an interesting part of this study.

<span id="page-9-4"></span><span id="page-9-3"></span><span id="page-9-2"></span>Fig.  $12(a)$  gives an overview of the realized test setups in this design and their control. The 60 recombined data bits from six ADC pairs operating at 48 MHz are multiplexed into 12-bit words at 240 MHz. Based on this input, three different configurations are being analyzed in parallel: a differential driver with 2 bits/symbol at 1.44 GS/s (D-2b), a differential driver with 4 bits/symbol at 0.72 GS/s (D-4b), and two single-ended drivers with 2 bits/symbol at 0.72 GS/s that share the total data input (SE-2b). All of these achieve the targeted RX data cable reduction of 18 to ultimately arrive at a total of 64 data connections for the full probe [\[10\]](#page-14-9) and enable the direct comparison of all schemes. The timing is provided

<span id="page-10-1"></span>

Fig. 12. (a) Overview of the data and control configuration for the multi-level signaling. (b) Details of a single-ended implementation with 2 bits/symbol.

by a DLL that creates six phases out of the input clock to accommodate the highest transmit frequency.

The internal structure of the control blocks is shown by the example of a single-ended cell in Fig.  $12(b)$ . After synchronization of the recombined and multiplexed ADC outputs to the input clock, an array of buffers is used to drive two outputs, b1 and b2. The buffers can be disabled to have a high output impedance and effectively multiplex onto one output based on the overlap of phases from the DLL. Local generation of the overlap avoids the need for distributing a high-frequency clock and is done with one layer of logic gates. For the singleended setup, only every second DLL output phase is required to realize the 0.72-GS/s output stream. In the last stage, the binary signal is converted to a thermometer representation for the LM driver based on logic gates.

The system also provides a second path with a pseudorandom bit sequence (PRBS) generator to be able to investigate the BER. It is implemented as a linear-feedback SR (LFSR) of 20 cells with 12-bit parallel output [\[60\].](#page-15-41)

#### <span id="page-10-3"></span>IV. EXPERIMENTAL RESULTS

<span id="page-10-0"></span>An overview of the manufactured device is given in Fig.  $13(a)$ . The ASIC has been fabricated in a 180-nm HV BCD technology and a transducer stack with a  $160-\mu m$ pitch, 6-MHz center frequency, and 50% bandwidth has been manufactured on its surface. The  $16 \times 18$  element matrix is complemented by two rows of dummy transducer elements to reduce edge effects and the ASIC measures a total of  $7 \times 7$  mm in order to ease manufacturing of the prototype transducer. In the inset, the global floorplan shows a separation in two halves with datalinks on the top and bottom, enabling further scaling of the unit-cell-based structure along the horizontal axis. On the TX side, the circuit operates on a 30-V supply for the pulsers, a 5-V supply for driving the pulsers, and

<span id="page-10-2"></span>

Fig. 13. (a) Micrograph of a chip with transducer stack on its surface and an inset showing the global floorplan below. (b) Power and active area per element divided among major contributors.

a 1.8-V supply for digital operations. The receiver is powered from a separate analog 1.8-V supply with an additional 1.2-V supply for the DLL delay cells and a 2.3-V supply for parts of the ADC [\[15\].](#page-14-14)

Fig. [13\(b\)](#page-10-2) presents the system-wide power and active area distribution per element. All displayed power consumption is based on measured supplies during active operation and labeled with the most dominant contributor of the relevant segment. The total power consumption of 1.2 mW per element is dominated by the RX path with 27% being primarily associated with the AFE including LDOs, 32% to the ADC, and 29% to the digital periphery blocks realizing recombination and conversion for LM signaling. The DLLs just account for about 4% of the total power as they are heavily shared across the array and the LM driver can achieve a share of only approximately 1% per element. The TX power consumption is highly dependent on the imaging mode but is generally a minor contributor due to the duty-cycled nature of ultrasound imaging. The displayed values are obtained with a three-pulse excitation of all elements at the maximum transmit voltage and 10-cm imaging depth, such as used for the creation of the b-mode images shown in this article. In the total active area of 0.03 mm<sup>2</sup> per element, the TX-related structures take a larger share of 27% due to area-intense HV isolation in the BCD technology. On the RX side, the AFE is the main contributor with 37%, while the remainder is shared between about 22% for ADC-related structures, 10% for the digital periphery blocks, 3% for the DLLs, and 1% for the LM driver.

To evaluate the effectiveness of the implemented techniques, electrical and acoustic experiments have been conducted. The two configurations are each assembled with an individual daughter board to facilitate their specific requirements. Electrical test boards offer direct wire bonding to element-level

<span id="page-11-0"></span>

Fig. 14. Measurement of the transmit delay between two neighboring elements with configurations from the minimum to the maximum setting.

<span id="page-11-1"></span>

Fig. 15. Measured ADC output relative to the amplitude of an interfering signal applied to the ground foil node in the case of LNA connection to the shared analog ground or local negative supply regulator.

bondpads, while acoustic samples are assembled with a prototype transducer matrix. A custom mother board is designed to be compatible with both and interfaces with a computer for data processing through commercial FPGAs [\[51\].](#page-15-32)

#### *A. Electrical Measurements*

Fig. [14](#page-11-0) shows the electrical characterization of the transmit beamformer. Two neighboring elements are each connected with a capacitor to mimic the capacitive load of a single transducer element of about 2 pF. The delay between them is swept through all the configurations from zero to seven unit time periods, *T* . The interval is determined by the clock frequency of the time reference and is in this case approximately 10 ns. The waveforms exhibit the targeted slewing and extend to the maximum transmit amplitude of 30 V.

To investigate the implemented scheme for common-mode interference rejection around the first-stage amplifier, an experiment with an intentionally injected interferer is carried out. Fig. [15](#page-11-1) shows the root-mean-square (rms) ADC output caused by an amplitude sweep of a 6-MHz sinusoidal signal driven onto the ground foil node with the LNA input being connected to it in the highest gain setting. To study the effects, the two configurations of the negative supply connection of the LNA, either to the shared analog ground node or the local negative supply regulator, are compared. The larger ground foil interference required to elevate the output code from the

<span id="page-11-2"></span>

Fig. 16. (a) Initial converter output settling for an exponentially decaying sinusoidal input with three different phases and indicated amplifier biasing times. (b) Converter output showing settling during a full T/R cycle with TGC and an exponentially decaying sinusoidal input.

noise floor in the case of LNA connection to the local regulator shows the effectiveness of the suppression.

The settling of biasing points in the presence of input signals is studied with a 2-pF capacitor, modeling the capacitive component of the transducer element, in series with an arbitrary waveform generator (AWG). Fig.  $16(a)$  shows the ADC output at the beginning of a receive phase with three different phases of an exponentially decaying 1-MHz sinusoidal input in the lowest gain setting. The signal is active before the dynamic biasing is completed and shows the response to different initial states of the high-impedance input node when actual reception is started. Typically,  $RST<sub>PGA</sub>$  would be asserted longer than RST<sub>LNA</sub> to optimize settling, but it is in this case disabled earlier as it would otherwise mask the output signals needed to study the behavior. In this example,  $RST_{PGA}$  is active 500 ns after the start of input signaling with  $RST<sub>LNA</sub>$ and RST<sub>LNA-DEL</sub> being asserted 500 ns and 5  $\mu$ s longer, respectively. The recorded outputs show a signal-dependent offset introduced after the completion of dynamic biasing and subsequent recovery provided by the resistive input biasing and the low-bandwidth amplifier feedback paths. Fig.  $16(b)$ additionally shows the ADC output during a full T/R cycle with an exponentially decaying 6-MHz input from an AWG. TGC is used from the lowest to the highest gain setting to maintain the output code level and it can be observed how non-ideal steps in the gain are compensated by the implemented biasing techniques.

To evaluate potential power savings from the implementation of a multi-level LM driver, Fig. [17](#page-12-0) shows a measurement of the obtained BER for a sweep of the LM supply voltage,  $V_{LM}$ , for all investigated configurations. All results are obtained using the PRBS generated on the chip and with an assembly of 42-AWG micro-coaxial cables with a 50- $\Omega$ characteristic impedance and a length of 1 m. The transmitted sequence is directly obtained by an oscilloscope and compared to the expected pattern after a decision feedback equalization step to determine the error rate. Due to the maximum memory depth of the oscilloscope, there is a minimum measurable

<span id="page-12-0"></span>

Fig. 17. BER measured for all implemented multi-level datalinks in a sweep of the LM supply voltage.

BER at about  $3e^{-7}$  for the SE-2b and D-4b configuration as well as half of that for the D-2b configuration. The acquired results show that even for an LM supply of about 0.27 V, all datalinks with 2 bits/symbol can achieve the targeted BER of 1e<sup>−</sup><sup>6</sup> to have negligible degradation of ultrasound images [\[40\].](#page-15-21) The significantly worse performance of the PAM-16 approach is attributed to the higher sensitivity to non-idealities in the transmitter circuit design, receiver, and equalizer when the spacing between signal levels reduces.

Out of all implemented setups, the differential transmitter with 2 bits/symbol is considered the most attractive option out of this experiment. It has a competitive performance compared to its single-ended counterparts with the same number of cables while offering more resistance to common interference. Further improvements are expected when replacing the two micro-coaxial cables for differential signaling with a differential cable. The total power spent in the D-2b setup for  $V_{LM}$ of 0.27 V is 1.2 mW, of which about 52% is spent on the chip and the rest in the 50- $\Omega$  termination and 9  $\Omega$  of the cable. Given the resulting  $17-\mu$ W on-chip power consumption per element of the multi-level LM approach compared to the 260  $\mu$ W per element for the implemented LVDS scheme, the designed topology shows great potential to trade surplus BER for lower power and cable count.

#### *B. Acoustic Measurements*

<span id="page-12-4"></span>The characterization of the TX BF functionality is shown in Fig. [18,](#page-12-1) following the example patterns shown in Fig. [3.](#page-5-2) The measurements are obtained with the chip assembly being submerged in water and facing a commercial hydrophone [\[61\].](#page-15-42) By translation of the hydrophone with an *xyz*-stage during repeated transmission from the prototype, *C*-planes in parallel to the transducer surface are captured. These evaluate the maximum peak pressure at each position and are compared to simulations  $[62]$  based on the same set of delays. Fig.  $18(a)$ shows the simulated pressure profile at a 5-cm distance from the array for the transmission of a diverging wave on the left and the corresponding hydrophone measurement on the right. Fig. [18\(b\)](#page-12-1) similarly shows the results for a plane wave angled at  $10°$  to the northeast at a distance of 5 cm from the array and Fig.  $18(c)$  shows a plane 2 cm from the array with the TX BF focusing at its center. Good agreement between

<span id="page-12-1"></span>

Fig. 18. Comparison of simulated *C*-planes on the left and corresponding measured *C*-planes on the right for (a) diverging beam at 5 cm from the array, (b) plane wave steered to the northeast at 5 cm from the array, and (c) focused beam at 2 cm from the array.

<span id="page-12-2"></span>

<span id="page-12-3"></span>Fig. 19. Investigation of the noise output of the array as a function of the number of combined channels with the LNAs being connected to the shared analog ground or local negative supply regulators.

the measured and simulated profiles in all cases verifies the capability of creating the most common transmit-beamforming patterns applied in ultrasound imaging.

An experiment investigating the noise behavior of the array is presented in Fig. [19.](#page-12-2) In this experiment, a varying number of output channels of the chip were averaged to mimic the averaging operation associated with beamforming and the

<span id="page-13-0"></span>

| This work                            | JSSC'22 [15]                         | JSSC'21 [16]                             | VLSI'19 [17]              | JSSC'18 [18]                         | <b>TUFFC'16 [9]</b>       |
|--------------------------------------|--------------------------------------|------------------------------------------|---------------------------|--------------------------------------|---------------------------|
| 180 nm BCD                           | 180 nm BCD                           | $180$ nm                                 | $180$ nm                  | $180$ nm                             | N/A                       |
| 2D PZT                               | 2D PZT                               | 2D PMUT                                  | 2D PZT                    | 2D PZT                               | 2D PZT                    |
| $16 \times 18$                       | $8 \times 9$                         | 6 x 6                                    | $4 \times 4$              | 6 x 24                               | $60 \times 14$            |
| 6 MHz                                | 6 MHz                                | 5 MHz                                    | 5 MHz                     | 5 MHz                                | 5.6 MHz                   |
|                                      | $\checkmark$                         | $\mathsf{x}^{\scriptscriptstyle\dagger}$ |                           |                                      |                           |
| $160 \mu m \times 160 \mu m$         | 160 μm x 160 μm                      | 250 μm x 250 μm                          | 150 μm x 150 μm           | 150 μm x 150 μm                      | 110 μm x 180 μm           |
| 30V                                  | 65 V                                 | 13.2 V                                   | $\boldsymbol{\mathsf{x}}$ | $\boldsymbol{\mathsf{x}}$            | 40 V                      |
| integrated                           | external                             | integrated                               | $\mathsf{x}$              | $\mathsf{x}$                         | integrated                |
|                                      |                                      |                                          |                           |                                      | $\boldsymbol{\mathsf{x}}$ |
| $AFE + \mu BF +$<br>$ADC + Datalink$ | $AFE + \mu BF +$<br>$ADC + Datalink$ | $AFE + ADC$                              | $AFE + ADC$               | $AFE + \mu BF +$<br>$ADC + Datalink$ | $AFE + \mu BF$            |
| 18 <sup>8</sup>                      | 6                                    | 0.5                                      | 0.5                       | 18                                   | 15 to 20                  |
| PAM-4 LM $\frac{8}{3}$               | <b>LVDS</b>                          | N/A                                      | <b>LVDS</b>               | <b>LVDS</b>                          | analog                    |
| $1000$ vol/s                         | $1000$ vol/s                         | N/A                                      | N/A                       | $200$ vol/s                          | $50$ vol/s                |
| $0.030$ mm <sup>2 §</sup>            | $0.032$ mm <sup>2 §</sup>            | $0.063$ mm <sup>2</sup>                  | $0.023$ mm <sup>2</sup>   | $0.026$ mm <sup>2 §</sup>            | N/A                       |
| 1.12 mW $$$                          | 1.23 mW $$$                          | $1.14$ mW                                | $1.54$ mW                 | $0.91$ mW $\frac{8}{3}$              | $< 0.12$ mW               |
| 52.2 dB                              | 52.3 dB                              | 57.8 dB $*$                              | $49.8$ dB                 | 52.8 dB                              | N/A                       |
|                                      |                                      |                                          |                           |                                      |                           |

TABLE I COMPARISON WITH THE PRIOR ART IN CATHETER-BASED ULTRASOUND IMAGERS

Scalability limited by a non-integrated transducer array and its connection outside of the pitch.

<sup>§</sup> With the proposed Datalink and drivers. <sup>‡</sup> ADC only, excluding AFE.

associated expected noise reduction. The measurements were done on a sample with transducer elements loaded with water and were recorded in the highest gain setting without an input signal. To study the effect on the noise floor, the experiment is conducted with the negative rail of the LNA being connected to the shared analog ground or local supply regulators. Fig. [19](#page-12-2) shows the rms value of the averaged outputs, as a function of the number of channels being combined. For both connections of the negative rail, there first is an exponential reduction in the amplitude before the two curves flatten off at different effective amplitude before the two curves hatten on at different effective array sizes. The initial decline is close to the anticipated  $\sqrt{N}$ improvement of uncorrelated noise for *N* combined signals [\[44\]](#page-15-25) but gets limited by the presence of correlated interference between channels. The reduction in common interference and, thus, improvement of potential beamforming gain for the LNA connection to the local regulator compared to the direct analog ground connection can be explained with an enhanced PSRR. Noise on the shared power rails appears common to all elements and can, even in this reduced-size prototype and without active input, pose a limit to the beamforming gain.

<span id="page-13-1"></span>To verify imaging functionality, a commercial 3-D wire test phantom [\[63\]](#page-15-44) has been studied with the setup shown in Fig.  $20(a)$ . The ASIC is mounted on a custom daughterboard that faces the surface of the phantom. The daughterboard provides local decoupling and connects to a motherboard with active components for supply regulation and signal conditioning via 1-m cables. The acquired receive data from the 24 LVDS channels is captured and stored by commercially available FPGA boards [\[51\]](#page-15-32) in real time. Each FPGA board offers eight high-speed transceivers and three boards are thus used in parallel, while one of them additionally acts as a control host for the ASIC configuration per T/R cycle. The acquired data are downloaded to a computer that initiates measurement routines and performs image processing.

Fig. [20\(b\)](#page-14-18) shows a reconstructed image with the wires aligned in the azimuthal direction of the array so that they show up as point scatterers in the elevation plane. The upper seven gain settings of the TGC have been applied in each T/R cycle to maintain a suitable DR in the signal path across the attenuating phantom. A switching artifact can be observed when the LNA transitions to its highest gain setting while the PGA gain steps are barely noticeable. The artifact is caused by non-ideal switching resulting in a step in the RX signal and appears at a  $0°$  azimuth and elevation angle after RX beamforming as the entire array is switching simultaneously. Given its deterministic nature, the artifact does not inherently harm the imaging and can potentially be compensated for during data processing.

As off-axis reflections do not propagate back to the transducer, the wire targets appear almost as points rather than lines in the 3-D plot. The behavior along the other dimension is thus evaluated by rotating the chip to align with the azimuth direction, as shown in Fig.  $20(c)$ . The lower opening angle in the azimuth render is caused by the application of the imaging scheme described in [\[10\]. T](#page-14-9)his scans a volume of  $70\degree \times 70\degree \times 10$  cm at 1000 volumes/s with seven fan-shaped beams with little divergence in the elevation direction and large divergence in the azimuth direction. As this prototype implements the full intended aperture in the elevation direction, the functionality of the 1-D subarray beamformer and TX BF can be fully verified. By choosing to realize a beamwidth in the

<span id="page-14-18"></span>

Fig. 20. (a) Measurement setup used for imaging verification with details of the 3-D wire phantom. (b) Reconstructed image plane in the elevation direction with 3-D render. (c) Reconstructed image plane in the azimuth direction with 3-D render.

elevation direction that is the same as in the intended imaging scheme while having an aperture that is  $4 \times$  smaller than the intended final size in the azimuth direction, the resulting azimuthal opening angle is approximately equal to the 20◦ opening angle in the elevation direction, for this approximately square array.

Table [I](#page-13-0) summarizes the system and gives a comparison to the prior art in catheter-based ultrasound imagers. The system complements our earlier design described in [\[15\]](#page-14-14) with an integrated TX beamformer and a novel multi-level LM while still providing the highest reported frame rate. This completes the architecture and shows a similar peak SNR in a  $4\times$  larger array.

#### V. CONCLUSION

A transceiver ASIC implementing a comprehensive architecture for catheter-based high-frame-rate 3-D ultrasound imaging probes has been presented. A compact on-chip transmit beamformer design that can provide all required beam patterns is achieved by the combination of an area-efficient R/C architecture and a flexible SR approach. The impact of common interference and settling in the AFE have been

investigated, and mitigation methods have been presented. The application of TDM, subarray beamforming, and an LM, multi-level data transmission channel, has led to a high cable-count reduction while reducing the power consumed on the chip and still offering a high frame rate. A prototype chip has been manufactured and successfully applied in a highframe-rate, 3-D imaging experiment to verify the functionality.

#### **REFERENCES**

- <span id="page-14-0"></span>[\[1\] S](#page-2-0). M. Bierig and A. Jones, "Accuracy and cost comparison of ultrasound versus alternative imaging modalities, including CT, MR, PET, and angiography," *J. Diagnostic Med. Sonography*, vol. 25, no. 3, pp. 138–144, May 2009.
- <span id="page-14-1"></span>[\[2\] Z](#page-2-0). M. Hijazi, K. Shivkumar, and D. J. Sahn, "Intracardiac echocardiography during interventional and electrophysiological cardiac catheterization," *Circulation*, vol. 119, no. 4, pp. 587–596, Feb. 2009.
- <span id="page-14-2"></span>[\[3\] H](#page-2-1). M. Garcia-Garcia, M. A. Costa, and P. W. Serruys, "Imaging of coronary atherosclerosis: Intravascular ultrasound," *Eur. Heart J.*, vol. 31, no. 20, pp. 2456–2469, Sep. 2010.
- <span id="page-14-3"></span>[\[4\] S](#page-2-2). S. Kim, Z. M. Hijazi, R. M. Lang, and B. P. Knight, "The use of intracardiac echocardiography and other intracardiac imaging tools to guide noncoronary cardiac interventions," *J. Amer. College Cardiol.*, vol. 53, no. 23, pp. 2117–2128, Jun. 2009.
- <span id="page-14-4"></span>[\[5\] A](#page-2-2). Enriquez et al., "Use of intracardiac echocardiography in interventional cardiology: Working with the anatomy rather than fighting it," *Circulation*, vol. 137, no. 21, pp. 2278–2294, May 2018.
- <span id="page-14-5"></span>[\[6\] G](#page-2-3). Gurun et al., "Single-chip CMUT-on-CMOS front-end system for real-time volumetric IVUS and ICE imaging," *IEEE Trans. Ultrason., Ferroelectr., Freq. Control*, vol. 61, no. 2, pp. 239–250, Feb. 2014.
- <span id="page-14-6"></span>[\[7\] J](#page-2-3). Lim, C. Tekes, E. F. Arkan, A. Rezvanitabar, F. L. Degertekin, and M. Ghovanloo, "Highly integrated guidewire ultrasound imaging systemon-a-chip," *IEEE J. Solid-State Circuits*, vol. 55, no. 5, pp. 1310–1323, May 2020.
- <span id="page-14-7"></span>[\[8\] D](#page-2-3). M. van Willigen et al., "A transceiver ASIC for a single-cable 64-element intra-vascular ultrasound probe," *IEEE J. Solid-State Circuits*, vol. 56, no. 10, pp. 3157–3166, Oct. 2021.
- <span id="page-14-8"></span>[\[9\] D](#page-2-4). Wildes et al., "4-D ICE: A 2-D array transducer with integrated ASIC in a 10-Fr catheter for real-time 3-D intracardiac echocardiography," *IEEE Trans. Ultrason., Ferroelectr., Freq. Control*, vol. 63, no. 12, pp. 2159–2173, Dec. 2016.
- <span id="page-14-9"></span>[\[10\]](#page-2-4) M. Soozande et al., "Imaging scheme for 3-D high-frame-rate intracardiac echography: A simulation study," *IEEE Trans. Ultrason., Ferroelectr., Freq. Control*, vol. 69, no. 10, pp. 2862–2874, Oct. 2022.
- <span id="page-14-10"></span>[\[11\]](#page-2-5) *ViewFlex Xtra ICE Brochure*, St. Jude Medical, St. Paul, MN, USA, 2012.
- <span id="page-14-11"></span>[\[12\]](#page-2-5) T. L. Proulx, D. Tasker, and J. Bartlett-Roberto, "Advances in catheter-based ultrasound imaging intracardiac echocardiography and the ACUSON AcuNavTM ultrasound catheter," in *Proc. Ultrasonics Symp.*, Sep. 2005, pp. 669–678.
- <span id="page-14-12"></span>[\[13\]](#page-2-6) E. Kang et al., "A variable-gain low-noise transimpedance amplifier for miniature ultrasound probes," *IEEE J. Solid-State Circuits*, vol. 55, no. 12, pp. 3157–3168, Dec. 2020.
- <span id="page-14-13"></span>[\[14\]](#page-2-7) M. Tan et al., "A 64-channel transmit beamformer with ±30-V bipolar high-voltage pulsers for catheter-based ultrasound probes," *IEEE J. Solid-State Circuits*, vol. 55, no. 7, pp. 1796–1806, Jul. 2020.
- <span id="page-14-14"></span>[\[15\]](#page-2-7) Y. M. Hopf et al., "A pitch-matched transceiver ASIC with shared hybrid beamforming ADC for high-frame-rate 3-D intracardiac echocardiography," *IEEE J. Solid-State Circuits*, vol. 57, no. 11, pp. 3228–3242, Nov. 2022.
- <span id="page-14-15"></span>[\[16\]](#page-3-1) J. Lee et al., "A 36-channel auto-calibrated front-end ASIC for a pMUTbased miniaturized 3-D ultrasound system," *IEEE J. Solid-State Circuits*, vol. 56, no. 6, pp. 1910–1923, Jun. 2021.
- <span id="page-14-16"></span>[\[17\]](#page-3-2) J. Li et al., "A 1.54 mW/element 150  $\mu$ m-pitch-matched receiver ASIC with element-level SAR/shared-single-slope hybrid ADCs for miniature 3D ultrasound probes," in *Proc. Symp. VLSI Circuits*, Jun. 2019, pp. 220–221.
- <span id="page-14-17"></span>[\[18\]](#page-3-2) C. Chen et al., "A pitch-matched front-end ASIC with integrated subarray beamforming ADC for miniature 3-D ultrasound probes," *IEEE J. Solid-State Circuits*, vol. 53, no. 11, pp. 3050–3064, Nov. 2018.
- <span id="page-15-0"></span>[\[19\]](#page-3-3) O. Villemain et al., "Ultrafast ultrasound imaging in pediatric and adult cardiology: Techniques, applications, and perspectives," *JACC, Cardiovascular Imag.*, vol. 13, no. 8, pp. 1771–1791, Aug. 2008.
- <span id="page-15-1"></span>[\[20\]](#page-3-4) J. Kang et al., "A system-on-chip solution for point-of-care ultrasound imaging systems: Architecture and ASIC implementation," *IEEE Trans. Biomed. Circuits Syst.*, vol. 10, no. 2, pp. 412–423, Apr. 2016.
- <span id="page-15-2"></span>[\[21\]](#page-3-4) Y. Igarashi et al., "Single-chip 3072-element-channel transceiver/128 subarray-channel 2-D array IC with analog RX and all-digital TX beamformer for echocardiography," *IEEE J. Solid-State Circuits*, vol. 54, no. 9, pp. 2555–2567, Sep. 2019.
- <span id="page-15-3"></span>[\[22\]](#page-3-4) J. M. Rothberg et al., "Ultrasound-on-chip platform for medical imaging, analysis, and collective intelligence," *Proc. Nat. Acad. Sci. USA*, vol. 118, no. 27, Jul. 2021, Art. no. e2019339118.
- <span id="page-15-4"></span>[\[23\]](#page-3-5) G. Jung et al., "A reduced-wire ICE catheter ASIC with TX beamforming and RX time-division multiplexing," *IEEE Trans. Biomed. Circuits Syst.*, vol. 12, no. 6, pp. 1246–1255, Dec. 2018.
- <span id="page-15-5"></span>[\[24\]](#page-3-6) K. Chen, H.-S. Lee, and C. G. Sodini, "A column-row-parallel ASIC architecture for 3-D portable medical ultrasonic imaging," *IEEE J. Solid-State Circuits*, vol. 51, no. 3, pp. 738–751, Mar. 2016.
- <span id="page-15-6"></span>[\[25\]](#page-3-6) K. Chen, B. C. Lee, K. E. Thomenius, B. T. Khuri-Yakub, H.-S. Lee, and C. G. Sodini, "A column-row-parallel ultrasound imaging architecture for 3-D plane-wave imaging and TX second-order harmonic distortion reduction," *IEEE Trans. Ultrason., Ferroelectr., Freq. Control*, vol. 65, no. 5, pp. 828–843, May 2018.
- <span id="page-15-7"></span>[\[26\]](#page-3-6) E. Kang et al., "A reconfigurable ultrasound transceiver ASIC with 24 × 40 elements for 3-D carotid artery imaging," *IEEE J. Solid-State Circuits*, vol. 53, no. 7, pp. 2065–2075, Jul. 2018.
- <span id="page-15-8"></span>[\[27\]](#page-3-6) P. Guo et al., "A 1.2 mW/channel 100  $\mu$ m-pitch-matched transceiver ASIC with boxcar-integration-based RX micro-beamformer for high-resolution 3D ultrasound imaging," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2022, pp. 496–498.
- <span id="page-15-9"></span>[\[28\]](#page-3-7) M. Tan et al., "A front-end ASIC with high-voltage transmit switching and receive digitization for 3-D forward-looking intravascular ultrasound imaging," *IEEE J. Solid-State Circuits*, vol. 53, no. 8, pp. 2284–2297, Aug. 2018.
- <span id="page-15-10"></span>[\[29\]](#page-3-8) I. O. Wygant et al., "Integration of 2D CMUT arrays with front-end electronics for volumetric ultrasound imaging," *IEEE Trans. Ultrason., Ferroelectr., Freq. Control*, vol. 55, no. 2, pp. 327–342, Feb. 2008.
- <span id="page-15-11"></span>[\[30\]](#page-3-9) P. Wagner, C. Daft, S. Panda, and I. Ladabaum, "5G-1 two approaches to electronically scanned 3D imaging using cMUTs," in *Proc. IEEE Ultrason. Symp.*, Oct. 2006, pp. 685–688.
- <span id="page-15-12"></span>[\[31\]](#page-3-9) M. W. Rashid, C. Tekes, M. Ghovanloo, and F. L. Degertekin, "Design of frequency-division multiplexing front-end receiver electronics for CMUT-on-CMOS based intracardiac echocardiography," in *Proc. IEEE Int. Ultrason. Symp.*, Sep. 2014, pp. 1540–1543.
- <span id="page-15-13"></span>[\[32\]](#page-3-9) T. M. Carpenter, M. W. Rashid, M. Ghovanloo, D. M. J. Cowell, S. Freear, and F. L. Degertekin, "Direct digital demultiplexing of analog TDM signals for cable reduction in ultrasound imaging catheters, *IEEE Trans. Ultrason., Ferroelectr., Freq. Control*, vol. 63, no. 8, pp. 1078–1085, Aug. 2016.
- <span id="page-15-14"></span>[\[33\]](#page-3-10) Q. Liu, C. Chen, Z.-Y. Chang, C. Prins, and M. A. P. Pertijs, "A mixedsignal multiplexing system for cable-count reduction in ultrasound probes," in *Proc. IEEE Int. Ultrason. Symp. (IUS)*, Oct. 2015, pp. 1–4.
- <span id="page-15-15"></span>[\[34\]](#page-3-11) B. Savord and R. Solomon, "Fully sampled matrix transducer for real time 3D ultrasonic imaging," in *Proc. IEEE Symp. Ultrason.*, Oct. 2003, pp. 945–953.
- <span id="page-15-16"></span>[\[35\]](#page-3-12) C. Chen et al., "A front-end ASIC with receive sub-array beamforming integrated with a  $32 \times 32$  PZT matrix transducer for 3-D transesophageal echocardiography," *IEEE J. Solid-State Circuits*, vol. 52, no. 4, pp. 994–1006, Apr. 2017.
- <span id="page-15-17"></span>[\[36\]](#page-3-13) Y.-J. Kim et al., "A single-chip 64-channel ultrasound RX-beamformer including analog front-end and an LUT for non-uniform ADC-sampleclock generation," *IEEE Trans. Biomed. Circuits Syst.*, vol. 11, no. 1, pp. 87–97, Feb. 2017.
- <span id="page-15-18"></span>[\[37\]](#page-3-13) M.-C. Chen et al., "A pixel pitch-matched ultrasound receiver for 3-D photoacoustic imaging with integrated delta-sigma beamformer in 28 nm UTBB FD-SOI," *IEEE J. Solid-State Circuits*, vol. 52, no. 11, pp. 2843–2856, Nov. 2017.
- <span id="page-15-19"></span>[\[38\]](#page-3-14) T. Kim, S. Shin, and S. Kim, "An 80.2 dB DR 23.25 mW/channel 8 channel ultrasound receiver with a beamforming embedded SAR ADC, *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 66, no. 9, pp. 1487–1491, Sep. 2019.
- <span id="page-15-20"></span>[\[39\]](#page-3-15) J.-Y. Um et al., "An analog-digital hybrid RX beamformer chip with non-uniform sampling for ultrasound medical imaging with 2D CMUT array," *IEEE Trans. Biomed. Circuits Syst.*, vol. 8, no. 6, pp. 799–809, Dec. 2014.
- <span id="page-15-21"></span>[\[40\]](#page-3-16) Z. Chen et al., "Impact of bit errors in digitized RF data on ultrasound image quality," *IEEE Trans. Ultrason., Ferroelectr., Freq. Control*, vol. 67, no. 1, pp. 13–24, Jan. 2020.
- <span id="page-15-22"></span>[\[41\]](#page-3-17) M. D'Urbino et al., "An element-matched electromechanical  $\Delta \Sigma$  ADC for ultrasound imaging," *IEEE J. Solid-State Circuits*, vol. 53, no. 10, pp. 2795–2805, Oct. 2018.
- <span id="page-15-23"></span>[\[42\]](#page-3-18) I. Ladabaum, X. Jin, H. T. Soh, A. Atalar, and B. T. Khuri-Yakub, "Surface micromachined capacitive ultrasonic transducers," *IEEE Trans. Ultrason., Ferroelectr., Freq. Control*, vol. 45, no. 3, pp. 678–690, May 1998.
- <span id="page-15-24"></span>[\[43\]](#page-3-18) A. A. Vives, "Fundamentals of piezoelectricity," in *Piezoelectric Transducers and Applications*, 2nd ed. Berlin, Germany: Springer, 2009, ch. 1, pp. 1–38.
- <span id="page-15-25"></span>[\[44\]](#page-3-19) K. E. Thomenius, "Evolution of ultrasound beamformers," in *Proc. IEEE Ultrason. Symp.*, Nov. 1996, pp. 1615–1622.
- <span id="page-15-26"></span>[\[45\]](#page-3-20) C. G. Oakley, "Calculation of ultrasonic transducer signal-to-noise ratios using the KLM model," *IEEE Trans. Ultrason., Ferroelectr., Freq. Control*, vol. 44, no. 5, pp. 1018–1026, Sep. 1997.
- <span id="page-15-27"></span>[\[46\]](#page-4-1) C. Chen et al., "A prototype PZT matrix transducer with low-power integrated receive ASIC for 3-D transesophageal echocardiography,' *IEEE Trans. Ultrason., Ferroelectr., Freq. Control*, vol. 63, no. 1, pp. 47–59, Jan. 2016.
- <span id="page-15-28"></span>[\[47\]](#page-4-2) Y. M. Hopf et al., "A compact integrated high-voltage pulser insensitive to supply transients for 3-D miniature ultrasound probes," *IEEE Solid-State Circuits Lett.*, vol. 5, pp. 166–169, 2022.
- <span id="page-15-29"></span>[\[48\]](#page-4-3) C. Chen, Z. Chen, Z.-Y. Chang, and M. A. P. Pertijs, "A compact 0.135-mW/channel LNA array for piezoelectric ultrasound transducers, in *Proc. 41st Eur. Solid-State Circuits Conf. (ESSCIRC)*, Sep. 2015, pp. 404–407.
- <span id="page-15-30"></span>[\[49\]](#page-5-3) K. A. Ng and Y. P. Xu, "A compact, low input capacitance neural recording amplifier," *IEEE Trans. Biomed. Circuits Syst.*, vol. 7, no. 5, pp. 610–620, Oct. 2013.
- <span id="page-15-31"></span>[\[50\]](#page-5-4) A. X. Widmer and P. A. Franaszek, "A DC-balanced, partitioned-block, 8B/10B transmission code," *IBM J. Res. Develop.*, vol. 27, no. 5, pp. 440–451, Sep. 1983.
- <span id="page-15-32"></span>[\[51\]](#page-5-5) *Cyclone V device datasheet*, Intel, Santa Clara, CA, USA, 2019.
- <span id="page-15-33"></span>[\[52\]](#page-7-1) T. Szabo, *Diagnostic Ultrasound Imaging: Inside Out*, 2nd ed. Oxford, U.K.: Academic Press, 2014.
- <span id="page-15-34"></span>[\[53\]](#page-7-2) M. S. Akter, R. Sehgal, F. van der Goes, K. A. A. Makinwa, and K. Bult, "A 66-dB SNDR pipelined split-ADC in 40-nm CMOS using a class-AB residue amplifier," *IEEE J. Solid-State Circuits*, vol. 53, no. 10, pp. 2939–2950, Oct. 2018.
- <span id="page-15-35"></span>[\[54\]](#page-7-3) M. Sautto, A. S. Savoia, F. Quaglia, G. Caliano, and A. Mazzanti, "A comparative analysis of CMUT receiving architectures for the design optimization of integrated transceiver front ends," *IEEE Trans. Ultrason., Ferroelectr., Freq. Control*, vol. 64, no. 5, pp. 826–838, May 2017.
- <span id="page-15-36"></span>[\[55\]](#page-8-3) Y. Chae and G. Han, "Low voltage, low power, inverter-based switchedcapacitor delta-sigma modulator," *IEEE J. Solid-State Circuits*, vol. 44, no. 2, pp. 458–472, Feb. 2009.
- <span id="page-15-37"></span>[\[56\]](#page-8-4) T. Christen, "A 15-bit  $140-\mu$ W scalable-bandwidth inverter-based  $\Delta\Sigma$  modulator for a MEMS microphone with digital output," *IEEE J. Solid-State Circuits*, vol. 48, no. 7, pp. 1605–1614, Jul. 2013.
- <span id="page-15-38"></span>[\[57\]](#page-9-2) J. Huijsing, "Design examples," in *Operational Amplifiers: Theory and Design*, 2nd ed. London, U.K.: Springer, 2011, ch. 7, pp. 213–288.
- <span id="page-15-39"></span>[\[58\]](#page-9-3) J. T. Stonick, G.-Y. Wei, J. L. Sonntag, and D. K. Weinlader, "An adaptive PAM-4 5-Gb/s backplane transceiver in 0.25-µm CMOS," *IEEE J. Solid-State Circuits*, vol. 38, no. 3, pp. 436–443, Mar. 2003.
- <span id="page-15-40"></span>[\[59\]](#page-9-4) *Marketing Clearance of Diagnostic Ultrasound Systems and Transducers*, U.S. Dept. Health Hum. Services, Food Drug Admin., Silver Spring, MD, USA, Jun. 2019.
- <span id="page-15-41"></span>[\[60\]](#page-10-3) J. J. O'Reilly, "Series-parallel generation of m-sequences," *Radio Electron. Eng.*, vol. 45, no. 4, pp. 171–176, Apr. 1975.
- <span id="page-15-42"></span>[\[61\]](#page-12-3) *SN2082 datasheet, Precision Acoustics*, Dorchester, U.K., 2013.
- <span id="page-15-43"></span>[\[62\]](#page-12-4) Michigan State University. *FOCUS*. Accessed: Mar. 6, 2023. [Online]. Available: https://www.egr.msu.edu/~fultras-web/
- <span id="page-15-44"></span>[\[63\]](#page-13-1) *User Guide Three-Dimensional Wire Test Object Model 055A*, Computerized Imaging Reference Systems, Norfolk, VA, USA, 2013.



Yannick M. Hopf (Graduate Student Member, IEEE) received the B.Sc. and M.Sc. degrees (cum laude) in electrical engineering from the Technical University of Darmstadt, Darmstadt, Germany, in 2014 and 2017, respectively, and the Ph.D. degree in electrical engineering from the Electronic Instrumentation Laboratory, Delft University of Technology, Delft, The Netherlands, in 2023, with a focus on application-specific integrated circuit (ASIC) design for 3-D high-frame-rate medical ultrasound imaging.

He is currently working with Sonosilicon, Delft, The Netherlands, as a Senior Analog Design Engineer to provide ASIC solutions for the next generation of medical ultrasound devices.

Dr. Hopf was a recipient of the Eckelmann AG Price for best M.Sc. degree in his year, the ProRISC 2022 Best Presentation Award, and the 2023 SSCS Predoctoral Achievement Award. His current research interests include analog and mixed-signal integrated circuits for ultrasound imaging, high-voltage electronics, and low-power analog-to-digital converters.



Emile Noothout received the bachelor's degree from the Intermediate Technical School for Mechanics, Dordrecht, The Netherlands, in 2004.

From 2004 to 2006, he was with the Leidse Instrumentmaker School, Leiden, The Netherlands, where he studied for Research Instrument Maker. From 2007 to 2013, he was a Research Instrument Maker with TNO, Delft, The Netherlands. Since 2013, he has been with the Delft University of Technology, Delft, where he is involved in the development of medical ultrasound transducers and research assistance.



Zu-Yao Chang received the M.Sc. degree in electrical engineering from the Delft University of Technology, Delft, The Netherlands, in 2003.

Since 2003, he has been a Staff Member with the Electronic Instrumentation Laboratory, Delft University of Technology, focusing on impedance measurement systems and smart sensor systems.



Djalma Simoes dos Santos (Graduate Student Member, IEEE) received the B.Sc. degree in electrical engineering from the Federal Institute of São Paulo, São Paulo, Brazil, in 2014, and the M.Sc. degree in biomedical engineering from the University of São Paulo, São Paulo, in 2018. He is currently pursuing the Ph.D. degree with the Laboratory of Medical Imaging, Department of Imaging Physics, Delft University of Technology, Delft, The Netherlands, with a focus on transducer design for high-frame-rate 3-D ultrasound imaging.

Outside of academia, he has worked as an engineer in industry for over five years. His current research interests include the design, modeling, and fabrication of ultrasound transducers for medical applications.



Boudewine W. Ossenkoppele (Graduate Student Member, IEEE) received the B.Sc. degree in aerospace engineering and the M.Sc. degree in mechanical engineering from the Delft University of Technology, Delft, The Netherlands, in 2015 and 2018, respectively, where she is currently pursuing the Ph.D. degree with the Laboratory of Medical Imaging, Department of Imaging Physics.

Her current research interests include high-framerate 3-D ultrasound imaging, beamforming algorithms, ultrasound transducer design, and deep

learning for ultrasound signal processing.



Chao Chen (Member, IEEE) received the B.Sc. degree in micro-electronics from Tsinghua University, Beijing, China, in 2010, and the M.Sc. (cum laude) and Ph.D. degrees in micro-electronics from the Delft University of Technology, Delft, The Netherlands, in 2012 and 2018, respectively.

Since 2017, he has been a Senior Analog IC Designer with Butterfly Network, Inc., Guilford, CT, USA, where he is currently a Consultant. Since 2021, he has also been with the Delft University of Technology, as a Post-Doctoral Researcher. His

current research interests include integrated circuits for medical ultrasound and data converters.

Dr. Chen was a recipient of the 2017 IEEE IUS Best Student Paper Award and the 2019 Else Kooi Award. He was a co-recipient of the 2021 ISSCC Anantha P. Chandrakasan Distinguished-Technical-Paper Award and Demonstration Award, the 2020 ISSCC Technology Innovation Award, and the 2017 A-SSCC Best Student Paper Award.



Mehdi Soozande (Student Member, IEEE) received the B.Sc. degree in electrical engineering from the University of Sistan and Baluchestan, Zahedan, Iran, in 2011, and the M.Sc. degree in biomedical engineering from the Tehran University of Medical Sciences, Tehran, Iran, in 2015.

He worked as a Researcher with the Department of Biomedical Engineering, Erasmus Medical Center, Rotterdam, The Netherlands, from 2017 to 2021. In 2021, he joined Nearfield Instruments, Rotterdam, as an Ultrasound/Acoustic Researcher. His current

research interests include gigahertz (GHz) ultrasound imaging for nondestructive testing (NDT) in semiconductor industry, advanced beamforming techniques, and atomic force microscopy.



Hendrik J. Vos (Member, IEEE) received the M.Sc. degree in applied physics from the Delft University of Technology, Delft, The Netherlands, in 2004, and the Ph.D. degree from the Department of Biomedical Engineering, Erasmus Medical Center, Rotterdam, The Netherlands, in 2010.

He worked as a Postmaster Researcher with the University of Florence, Florence, Italy, and a Contract Researcher for the petrochemical industry on cutting-edge ultrasonic solutions. He is currently an Associate Professor with the Erasmus Medical

Center and the Delft University of Technology. His research interests include acoustical array technology for biomedical imaging in all its aspects: transducers, 2-D and 3-D beamforming, cardiac shear waves, ultrafast Doppler, contrast imaging, and related preclinical and clinical studies.

Dr. Vos received the Dutch NWOTTW VIDI Personal Grant in 2018.



Johan G. Bosch (Member, IEEE) received the M.Sc. degree in electrical engineering from the Eindhoven University of Technology, Eindhoven, The Netherlands, in 1985, and the Ph.D. degree from Leiden University, Leiden, The Netherlands, in 2006.

He is currently an Associate Professor with the Department of Biomedical Engineering, Thoraxcenter, Erasmus Medical Center, Rotterdam, The Netherlands. He is a (Co-) Principal Investigator of projects on 3-D ultrasound image formation,

transducer development, 2-D and 3-D cardiovascular imaging, and flow and tissue stiffness assessment using novel ultrasound approaches. His research interests include echocardiographic image processing, transducer development, and novel ultrasound techniques for image formation and functional imaging.



Nico de Jong (Member, IEEE) graduated from the Delft University of Technology, The Netherlands, in 1978. He received the M.Sc. degree in applied physics in the field of pattern recognition and the Ph.D. degree in 1993 with a focus on acoustic properties of ultrasound contrast agents.

He has been the Vice Head of Biomedical Engineering with the Thoraxcenter, Erasmus Medical Center, Rotterdam, The Netherlands, headed by Prof. Ton van der Steen. He has been the Head of the Medical Imaging Group, Delft University of

Technology, until 2021. From 2003 to 2011, he was a part-time Professor with the University of Twente, Enschede, The Netherlands, in the Physics of Fluids Group headed by Prof. Detlef Lohse, He is the Founder and a Co-Organizer of the annual European Symposium (this year for the 28th time, see www.echocontrast.nl) on Ultrasound Contrast Imaging, held in Rotterdam and attended by approximately 175 scientists from universities and industries all over the world. Now, he has partly retired and still doing research at the Delft University of Technology and the Erasmus Medical Center. He has graduated 51 Ph.D. students and is currently supervising seven Ph.D. students.

Dr. de Jong has been an Associate Editor of *Ultrasound in Medicine and Biology* and has been a guest editor for special issues of several journals.



Michiel A. P. Pertijs (Senior Member, IEEE) received the M.Sc. and Ph.D. degrees (cum laude) in electrical engineering from the Delft University of Technology, Delft, The Netherlands, in 2000 and 2005, respectively.

From 2005 to 2008, he was with National Semiconductor, Delft, where he designed precision operational amplifiers and instrumentation amplifiers. From 2008 to 2009, he was a Senior Researcher with imec/Holst Centre, Eindhoven, The Netherlands. In 2009, he joined the Electronic Instrumentation Lab-

oratory, Delft University of Technology, where he is currently an Associate Professor. He heads a research group focusing on integrated circuits for medical ultrasound applications. He has authored or coauthored two books, four book chapters, 15 patents, and over 160 technical articles.

Dr. Pertijs is a member of the Technical Program Committee of the European Solid-State Circuits Conference (ESSCIRC) and the IEEE International Ultrasonics Symposium (IUS). He received the ISSCC 2005 Jack Kilby Award and the JSSC 2005 Best Paper Award. For his Ph.D. research on high-accuracy CMOS smart temperature sensors, he received the 2006 Simon Stevin Gezel Award from the Dutch Technology Foundation STW. In 2014 and 2023, he was elected Best Teacher of the EE Program at the Delft University of Technology. He served on the Program Committee of the International Solid-State Circuits Conference (ISSCC) and the IEEE Sensors Conference. He served as an Associate Editor for the IEEE OPEN JOURNAL OF SOLID-STATE CIRCUITS (O-JSSC) and the IEEE JOURNAL OF SOLID-STATE CIRCUITS (JSSC).



Martin D. Verweij (Member, IEEE) received the M.Sc. (cum laude) and Ph.D. degrees in electrical engineering from the Delft University of Technology, Delft, The Netherlands, in 1988 and 1992, respectively.

In 1998, he became an Associate Professor with the Laboratory of Electromagnetic Research, Delft University of Technology, where he joined the Laboratory of Acoustical Wavefield Imaging in 2011. Since 2021, he has been heading the Ultrasound Group, Department of Imaging Physics, Delft Uni-

versity of Technology. His current research interests include dedicated transducer designs, beamforming algorithms, and the theoretical modeling and numerical simulation of medical ultrasounds.

Dr. Verweij is an Associate Editor of the *Journal of the Acoustical Society of America*.